Semiconductor device, method for manufacturing the same, method for generating mask data, mask and computer readable recording medium
    4.
    发明授权
    Semiconductor device, method for manufacturing the same, method for generating mask data, mask and computer readable recording medium 有权
    半导体装置及其制造方法,掩模数据生成方法,掩模和计算机可读记录介质

    公开(公告)号:US08214776B2

    公开(公告)日:2012-07-03

    申请号:US13153764

    申请日:2011-06-06

    摘要: A semiconductor device has first wiring layers 30 and a plurality of dummy wiring layers 32 that are provided on the same level as the first wiring layers 30. The semiconductor device defines a row direction, and first virtual linear lines L1 extending in a direction traversing the row direction. The row direction and the first virtual linear lines L1 define an angle of 2-40 degrees, and the dummy wiring layers 32 are disposed in a manner to be located on the first virtual linear lines L1. The semiconductor device also defines a column direction perpendicular to the row direction, and second virtual linear lines L2 extending in a direction traversing the column direction. The column direction and the second virtual linear lines L2 define an angle of 2-40 degrees, and the dummy wiring layers 32 are disposed in a manner to be located on the second virtual linear lines L2.

    摘要翻译: 半导体器件具有设置在与第一布线层30相同的层上的第一布线层30和多个伪布线层32.半导体器件限定行方向,并且沿着穿过第一布线层30的方向延伸的第一虚拟线性线L1 行方向。 行方向和第一虚拟线性线L1限定2-40度的角度,并且虚设布线层32以位于第一虚拟线性线L1上的方式设置。 半导体器件还限定垂直于行方向的列方向,以及在沿着列方向的方向上延伸的第二虚拟线性线L2。 列方向和第二虚拟线性线L2限定2-40度的角度,并且虚设布线层32以位于第二虚拟线性线L2上的方式设置。

    Structure for charge dissipation during fabrication of integrated circuits and isolation thereof
    5.
    发明授权
    Structure for charge dissipation during fabrication of integrated circuits and isolation thereof 有权
    集成电路制造过程中电荷耗散的结构及其分离

    公开(公告)号:US08110875B2

    公开(公告)日:2012-02-07

    申请号:US12166362

    申请日:2008-07-02

    IPC分类号: H01L23/62

    CPC分类号: H01L27/0248 Y10S438/926

    摘要: A structure for dissipating charge during fabrication of an integrated circuit. The structure includes: a substrate contact in a semiconductor substrate; one or more wiring levels over the substrate; one or more electrically conductive charge dissipation structures extending from a top surface of an uppermost wiring level of the one or more wiring levels through each lower wiring level of the one or more wiring levels to and in electrical contact with the substrate contact; and circuit structures in the substrate and in the one or more wiring layers, the charge dissipation structures not electrically contacting any the circuit structures in any of the one or more wiring levels, the one or more charge dissipation structures dispersed between the circuit structures.

    摘要翻译: 用于在集成电路制造期间耗散电荷的结构。 该结构包括:半导体衬底中的衬底接触; 衬底上的一个或多个布线层; 一个或多个导电电荷耗散结构,其从所述一个或多个布线层的最上层布线层的顶表面延伸通过所述一个或多个布线层的每个下布线层与所述基板接触电接触; 以及在基板中和在一个或多个布线层中的电路结构,电荷耗散结构在电路结构之间分散的一个或多个电荷耗散结构不会电接触任何一个或多个布线层中的任何一个电路结构。

    Carrier mobility enhanced channel devices and method of manufacture
    8.
    发明授权
    Carrier mobility enhanced channel devices and method of manufacture 有权
    载波移动增强信道设备和制造方法

    公开(公告)号:US07964487B2

    公开(公告)日:2011-06-21

    申请号:US12132887

    申请日:2008-06-04

    IPC分类号: H01L21/28 H01L21/336

    摘要: An integrated circuit with stress enhanced channels, a design structure and a method of manufacturing the integrated circuit is provided. The method includes forming a dummy gate structure on a substrate and forming a trench in the dummy gate structure. The method further includes filling a portion of the trench with a strain inducing material and filling a remaining portion of the trench with gate material.

    摘要翻译: 提供了具有应力增强通道的集成电路,设计结构和制造集成电路的方法。 该方法包括在衬底上形成虚拟栅极结构并在虚拟栅极结构中形成沟槽。 该方法还包括用应变诱导材料填充沟槽的一部分并用栅极材料填充沟槽的剩余部分。