SEMICONDUCTOR DEVICES
    2.
    发明申请

    公开(公告)号:US20230052762A1

    公开(公告)日:2023-02-16

    申请号:US17697423

    申请日:2022-03-17

    Abstract: Disclosed is a semiconductor device comprising an oxide semiconductor layer on a substrate and including a first part and a pair of second parts that are spaced apart from each other across the first part, a gate electrode on the first part of the oxide semiconductor layer, and a pair of electrodes on corresponding second parts of the oxide semiconductor layer. A first thickness of the first part of the oxide semiconductor layer is less than a second thickness of each second part of the oxide semiconductor layer. A number of oxygen vacancies in the first part of the oxide semiconductor layer is less than a number of oxygen vacancies in each second part of the oxide semiconductor layer.

    SEMICONDUCTOR MEMORY DEVICE
    3.
    发明公开

    公开(公告)号:US20240251545A1

    公开(公告)日:2024-07-25

    申请号:US18493924

    申请日:2023-10-25

    CPC classification number: H10B12/315 H10B12/05

    Abstract: There is provided a semiconductor memory device having improved integration and electrical characteristics. The semiconductor memory device includes a bit line extending in a first direction on a substrate, a first channel pattern disposed on the bit line, a second channel pattern disposed on the bit line and spaced apart from the first channel pattern in the first direction, a first word line disposed between the first channel pattern and the second channel pattern extends in a second direction, a second word line disposed between the first channel pattern and the second channel pattern, extends in the second direction, and is spaced apart from the first word line in the first direction, and a first capacitor and a second capacitor disposed on and connected to the first channel pattern and the second channel pattern, respectively, wherein each of the first channel pattern and the second channel pattern includes a first metal oxide pattern including indium (In), gallium (Ga) and tin (Sn), and a position of a peak of tin is different from a position of a peak of gallium in a spatial composition distribution of the first metal oxide pattern.

    SEMICONDUCTOR DEVICE HAVING GLUE LAYER AND SUPPORTER
    4.
    发明申请
    SEMICONDUCTOR DEVICE HAVING GLUE LAYER AND SUPPORTER 审中-公开
    具有玻璃层和支撑体的半导体器件

    公开(公告)号:US20140145306A1

    公开(公告)日:2014-05-29

    申请号:US14170758

    申请日:2014-02-03

    Abstract: A plurality of metal patterns are disposed on a substrate. A support structure is provided between the plurality of metal patterns. The support structure has a supporter and a glue layer. Each of the plurality of metal patterns has a greater vertical length than a horizontal length on the substrate when viewed from a cross-sectional view. The supporter has a band gap energy of at least 4.5 eV. The glue layer is in contact with the plurality of metal patterns. The supporter and the glue layer are formed of different materials.

    Abstract translation: 多个金属图案设置在基板上。 在多个金属图案之间提供支撑结构。 支撑结构具有支撑体和胶层。 当从横截面视图观察时,多个金属图案中的每一个具有比基板上的水平长度更大的垂直长度。 该支架具有至少4.5eV的带隙能量。 胶层与多个金属图案接触。 支撑体和胶层由不同的材料形成。

    CAPACITOR, METHOD OF FORMING A CAPACITOR, SEMICONDUCTOR DEVICE INCLUDING A CAPACITOR AND METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE
    5.
    发明申请
    CAPACITOR, METHOD OF FORMING A CAPACITOR, SEMICONDUCTOR DEVICE INCLUDING A CAPACITOR AND METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE 审中-公开
    电容器,形成电容器的方法,包括电容器的半导体器件和制造半导体器件的方法

    公开(公告)号:US20130217203A1

    公开(公告)日:2013-08-22

    申请号:US13845765

    申请日:2013-03-18

    CPC classification number: H01L28/40 H01L27/10852 H01L27/10876 H01L28/65

    Abstract: A capacitor in a semiconductor memory device comprises a lower electrode on a substrate that is formed of a conductive metal oxide having a rutile crystalline structure, a titanium oxide dielectric layer on the lower electrode that has a rutile crystalline structure and includes impurities for reducing a leakage current, and an upper electrode on the titanium oxide dielectric layer. A method of forming a capacitor in a semiconductor device comprise steps of forming a lower electrode on a substrate that includes a conductive metal oxide having a rutile crystalline structure, forming a titanium oxide dielectric layer on the lower electrode that has a rutile crystalline structure and impurities for reducing a leakage current, and forming an upper electrode on the titanium oxide dielectric layer.

    Abstract translation: 半导体存储器件中的电容器包括由具有金红石晶体结构的导电金属氧化物形成的衬底上的下电极,下电极上的具有金红石晶体结构的氧化钛电介质层,并且包括用于减少漏电的杂质 电流和氧化钛电介质层上的上电极。 在半导体器件中形成电容器的方法包括以下步骤:在包括具有金红石晶体结构的导电金属氧化物的衬底上形成下电极,在具有金红石晶体结构的下电极上形成氧化钛电介质层和杂质 用于减少漏电流,以及在氧化钛电介质层上形成上电极。

    SEMICONDUCTOR DEVICES AND METHODS OF MANUFACTURING THE SAME
    9.
    发明申请
    SEMICONDUCTOR DEVICES AND METHODS OF MANUFACTURING THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20160372567A1

    公开(公告)日:2016-12-22

    申请号:US15134906

    申请日:2016-04-21

    Abstract: A semiconductor device includes a substrate including an active fin structure, a plurality of gate structures, a first spacer on sidewalls of each of the gate structures, and a second spacer on sidewalls of the first spacer. The active fin structure may extend in a first direction and including a plurality of active fins with adjacent active fins divided by a recess. Each of the plurality of gate structures may extend in a second direction crossing the first direction, and may cover the active fins. The first spacer may include silicon oxycarbonitride (SiOCN), and may have a first carbon concentration. The second spacer may include SiOCN and may have a second carbon concentration which is different from the first carbon concentration. The semiconductor device may have a low parasitic capacitance and good electrical characteristics.

    Abstract translation: 半导体器件包括:衬底,其包括有源鳍结构,多个栅极结构,每个栅极结构的侧壁上的第一间隔物,以及在第一间隔物的侧壁上的第二间隔物。 主动翅片结构可以在第一方向上延伸并且包括多个活动翅片,相邻的活动翅片由凹部分开。 多个栅极结构中的每一个可以在与第一方向交叉的第二方向上延伸,并且可以覆盖活动鳍片。 第一间隔物可以包括硅碳氮氧化物(SiOCN),并且可以具有第一碳浓度。 第二间隔物可以包括SiOCN,并且可以具有不同于第一碳浓度的第二碳浓度。 半导体器件可以具有低寄生电容和良好的电特性。

    SEMICONDUCTOR DEVICE
    10.
    发明申请

    公开(公告)号:US20250107065A1

    公开(公告)日:2025-03-27

    申请号:US18619490

    申请日:2024-03-28

    Abstract: A semiconductor device includes a semiconductor pattern, a dielectric layer on the semiconductor pattern, and a conductive pattern on the dielectric layer. Each of the semiconductor pattern and the dielectric layer includes impurities. The dielectric layer includes a concentration profile of impurities including a first variation section including a first concentration of impurities decreasing throughout the dielectric layer toward the semiconductor pattern, and a second variation section including a second concentration of impurities decreasing throughout the dielectric layer toward the semiconductor pattern.

Patent Agency Ranking