-
公开(公告)号:US20250040188A1
公开(公告)日:2025-01-30
申请号:US18588322
申请日:2024-02-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yang Xu , Gyeom Kim , Pankwi Park , Ryong Ha , Yoon Heo
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/775 , H01L29/786
Abstract: A semiconductor device includes a substrate; an active region extending in a first, horizontal, direction on the substrate, and including a first active pattern at a first height above a bottom surface of the substrate in a vertical direction and having a first width in a second, horizontal, direction, a second active pattern having a second width in the second direction different from the first width, and a transition active pattern connecting the first active pattern to the second active pattern; gate structures intersecting the active region each gate structure extending in the second direction across the substrate; source/drain regions disposed on sides of the gate structures, and including a first source/drain region disposed on the first active pattern, a second source/drain region disposed on the second active pattern, and a transition source/drain region disposed on the transition active pattern. Each of the source/drain regions is disposed on the active region and includes a first epitaxial layer having a recessed upper surface and a second epitaxial layer disposed on the first epitaxial layer, at a second height above a bottom surface of the substrate in a vertical direction, a first sidewall thickness of the first epitaxial layer of the first source/drain region in the first direction is different from a second sidewall thickness of the first epitaxial layer of the second source/drain region in the first direction, at the second height, thicknesses of opposing sidewalls of the first epitaxial layer of the transition source/drain region in the first direction are different, and a vertical level of a lowermost end of the second epitaxial layer of the first source/drain region, a vertical level of a lowermost end of the second epitaxial layer of the second source/drain region, and a vertical level of a lowermost end of the second epitaxial layer of the transition source/drain region are different from each other.
-
公开(公告)号:US11935943B2
公开(公告)日:2024-03-19
申请号:US17571694
申请日:2022-01-10
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyun Kwan Yu , Seung Hun Lee , Yang Xu
IPC: H01L29/66 , H01L29/165 , H01L29/20 , H01L29/201 , H01L29/78
CPC classification number: H01L29/66795 , H01L29/165 , H01L29/2003 , H01L29/201 , H01L29/66545 , H01L29/66636 , H01L29/7848
Abstract: A method of manufacturing a semiconductor device, the method including: forming, in a first region of a substrate, an active fin and a sacrificial gate structure intersecting the active fin; forming a first spacer and a second spacer on the substrate to cover the sacrificial gate structure; forming a mask in a second region of the substrate to expose the first region of the substrate; removing the second spacer from the first spacer in the first region of the substrate by using the mask; forming recesses at opposite sides of the sacrificial gate structure by removing portions of the active fin; forming a source and a drain in the recesses; and forming an etch-stop layer to cover both sidewalls of the sacrificial gate structure and a top surfaces of the source and drain.
-
公开(公告)号:US11699613B2
公开(公告)日:2023-07-11
申请号:US17137485
申请日:2020-12-30
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sunguk Jang , Seokhoon Kim , Seung Hun Lee , Yang Xu , Jeongho Yoo , Jongryeol Yoo , Youngdae Cho
IPC: H01L21/76 , H01L21/762 , H01L21/225 , H01L29/423 , H01L21/02 , H01L29/66 , H01L29/165 , H01L29/78
CPC classification number: H01L21/762 , H01L21/02164 , H01L21/02181 , H01L21/02225 , H01L21/2253 , H01L21/76229 , H01L21/76232 , H01L29/165 , H01L29/42316 , H01L29/66545 , H01L29/66553 , H01L29/785 , H01L29/7848
Abstract: Semiconductor devices and methods of forming the same are provided. The methods may implanting dopants into a substrate to form a preliminary impurity region and heating the substrate to convert the preliminary impurity region into an impurity region. Heating the substrate may be performed at an ambient temperature of from about 800° C. to about 950° C. for from about 20 min to about 50 min. The method may also include forming first and second trenches in the impurity region to define an active fin and forming a first isolation layer and a second isolation layer in the first and second trenches, respectively. The first and second isolation layers may expose opposing sides of the active fin. The method may further include forming a gate insulation layer extending on the opposing sides and an upper surface of the active fin and forming a gate electrode traversing the active fin.
-
24.
公开(公告)号:US11469237B2
公开(公告)日:2022-10-11
申请号:US16388347
申请日:2019-04-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jin-Bum Kim , Myung-Gil Kang , Kang-Hun Moon , Cho-Eun Lee , Su-Jin Jung , Min-Hee Choi , Yang Xu , Dong-Suk Shin , Kwan-Heum Lee , Hoi-Sung Chung
IPC: H01L27/088 , H01L27/11 , H01L29/66 , H01L29/78 , H01L23/485 , H01L21/8234 , H01L29/417 , H01L23/528 , H01L29/08 , H01L29/161 , H01L29/45 , H01L27/092 , H01L29/165
Abstract: A semiconductor device may include a first active fin, a plurality of second active fins, a first source/drain layer structure, and a second source/drain layer structure. The first active fin may be on a first region of a substrate. The second active fins may be on a second region of the substrate. The first and second gate structures may be on the first and second active fins, respectively. The first source/drain layer structure may be on a portion of the first active fin that is adjacent to the first gate structure. The second source/drain layer structure may commonly contact upper surfaces of the second active fins adjacent to the second gate structure. A top surface of the second source/drain layer structure may be further from the surface of the substrate than a top surface of the first source/drain layer structure is to the surface of the substrate.
-
公开(公告)号:US20190244963A1
公开(公告)日:2019-08-08
申请号:US16388347
申请日:2019-04-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jin-Bum Kim , Myung-Gil Kang , Kang-Hun Moon , Cho-Eun Lee , Su-Jin Jung , Min-Hee Choi , Yang Xu , Dong-Suk Shin , Kwan-Heum Lee , Hoi-Sung Chung
IPC: H01L27/11 , H01L29/66 , H01L29/161 , H01L29/78 , H01L29/08 , H01L23/528 , H01L29/417 , H01L21/8234 , H01L27/088 , H01L23/485 , H01L29/45
CPC classification number: H01L27/1104 , H01L21/823431 , H01L23/485 , H01L23/5283 , H01L27/0886 , H01L27/0924 , H01L29/0847 , H01L29/161 , H01L29/165 , H01L29/41791 , H01L29/456 , H01L29/66545 , H01L29/66795 , H01L29/7848 , H01L29/785
Abstract: A semiconductor device may include a first active fin, a plurality of second active fins, a first source/drain layer structure, and a second source/drain layer structure. The first active fin may be on a first region of a substrate. The second active fins may be on a second region of the substrate. The first and second gate structures may be on the first and second active fins, respectively. The first source/drain layer structure may be on a portion of the first active fin that is adjacent to the first gate structure. The second source/drain layer structure may commonly contact upper surfaces of the second active fins adjacent to the second gate structure. A top surface of the second source/drain layer structure may be further from the surface of the substrate than a top surface of the first source/drain layer structure is to the surface of the substrate.
-
公开(公告)号:US09905676B2
公开(公告)日:2018-02-27
申请号:US15134556
申请日:2016-04-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: JinBum Kim , Kang Hun Moon , Choeun Lee , Sujin Jung , Yang Xu
IPC: H01L29/66 , H01L29/78 , H01L29/08 , H01L21/8234 , H01L29/06
CPC classification number: H01L29/66795 , H01L21/823425 , H01L21/823431 , H01L29/0657 , H01L29/0688 , H01L29/0847 , H01L29/161 , H01L29/165 , H01L29/66545 , H01L29/6656 , H01L29/7848
Abstract: Methods of forming an integrated circuit device are provided. The methods may include forming a gate structure on a substrate, forming a first etch mask on a sidewall of the gate structure, anisotropically etching the substrate using the gate structure and the first etch mask as an etch mask to form a preliminary recess in the substrate, forming a sacrificial layer in the preliminary recess, forming a second etch mask on the first etch mask, etching the sacrificial layer and the substrate beneath the sacrificial layer using the gate structure and the first and second etch masks as an etch mask to form a source/drain recess in the substrate, and forming a source/drain in the source/drain recess. A sidewall of the source/drain recess may be recessed toward the gate structure relative to an outer surface of the second etch mask.
-
27.
公开(公告)号:US20160322495A1
公开(公告)日:2016-11-03
申请号:US15138840
申请日:2016-04-26
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kanghun Moon , JinBum Kim , Kwan Heum Lee , Choeun Lee , Sujin Jung , Yang Xu
IPC: H01L29/78 , H01L29/167 , H01L29/165 , H01L29/08 , H01L29/161
CPC classification number: H01L29/7848 , H01L29/0847 , H01L29/161 , H01L29/165 , H01L29/66545 , H01L29/66795 , H01L29/7851
Abstract: A semiconductor device includes an active pattern protruding from a substrate and extending in a first direction, first and second gate electrodes intersecting the active pattern in a second direction intersecting the first direction, and a source/drain region disposed on the active pattern between the first and second gate electrodes. The source/drain region includes a first part adjacent to an uppermost surface of the active pattern and provided at a level lower than the uppermost surface of the active pattern, and a second part disposed under the first part so as to be in contact with the first part. A width of the first part along the first direction decreases in a direction away from the substrate, and a width of the second part along the first direction increases in a direction away from the substrate.
Abstract translation: 半导体器件包括从衬底突出并沿第一方向延伸的有源图案,在与第一方向相交的第二方向上与有源图案相交的第一和第二栅电极以及设置在第一和第二方向上的有源图案之间的源/漏区域 和第二栅电极。 源极/漏极区域包括与有源图案的最上表面相邻并且设置在比有源图案的最上表面低的水平面处的第一部分,以及设置在第一部分下方以与第一部分接触的第二部分 第一部分。 沿着第一方向的第一部分的宽度沿离开基板的方向减小,并且沿着第一方向的第二部分的宽度在远离基板的方向上增加。
-
-
-
-
-
-