-
公开(公告)号:US20180211959A1
公开(公告)日:2018-07-26
申请号:US15819309
申请日:2017-11-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyun Kwan Yu , Hyo Jin Kim , Dong Suk Shin , Ji Hye Yi , Ryong Ha
IPC: H01L27/092
CPC classification number: H01L27/0924 , H01L29/0657 , H01L29/0847 , H01L29/0869 , H01L29/0886 , H01L29/4238 , H01L29/66484 , H01L29/66636
Abstract: A semiconductor device includes a substrate, first through fourth gate electrodes, and first through fifth fin active pattern. A first recess which is formed in the substrate between the first and second gate electrodes intersecting the second fin active pattern, is filled with a first source/drain region, and has a first depth in a third direction perpendicular to the first and second directions. A second recess which is formed in the substrate between the third and fourth gate electrodes intersecting the second fin active pattern, is filled with a second source/drain region, and has a second depth in the third direction. A third recess which is formed in the substrate between the second and third gate electrodes intersecting the second fin active pattern, is filled with a third source/drain region, and has a third depth in the third direction. The third depth is greater than the first and second depths.
-
公开(公告)号:US20250040188A1
公开(公告)日:2025-01-30
申请号:US18588322
申请日:2024-02-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yang Xu , Gyeom Kim , Pankwi Park , Ryong Ha , Yoon Heo
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/775 , H01L29/786
Abstract: A semiconductor device includes a substrate; an active region extending in a first, horizontal, direction on the substrate, and including a first active pattern at a first height above a bottom surface of the substrate in a vertical direction and having a first width in a second, horizontal, direction, a second active pattern having a second width in the second direction different from the first width, and a transition active pattern connecting the first active pattern to the second active pattern; gate structures intersecting the active region each gate structure extending in the second direction across the substrate; source/drain regions disposed on sides of the gate structures, and including a first source/drain region disposed on the first active pattern, a second source/drain region disposed on the second active pattern, and a transition source/drain region disposed on the transition active pattern. Each of the source/drain regions is disposed on the active region and includes a first epitaxial layer having a recessed upper surface and a second epitaxial layer disposed on the first epitaxial layer, at a second height above a bottom surface of the substrate in a vertical direction, a first sidewall thickness of the first epitaxial layer of the first source/drain region in the first direction is different from a second sidewall thickness of the first epitaxial layer of the second source/drain region in the first direction, at the second height, thicknesses of opposing sidewalls of the first epitaxial layer of the transition source/drain region in the first direction are different, and a vertical level of a lowermost end of the second epitaxial layer of the first source/drain region, a vertical level of a lowermost end of the second epitaxial layer of the second source/drain region, and a vertical level of a lowermost end of the second epitaxial layer of the transition source/drain region are different from each other.
-
公开(公告)号:US11888026B2
公开(公告)日:2024-01-30
申请号:US17467944
申请日:2021-09-07
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhee Choi , Seojin Jeong , Seokhoon Kim , Jungtaek Kim , Pankwi Park , Moonseung Yang , Ryong Ha
IPC: H01L29/06 , H01L29/786 , H01L29/66
CPC classification number: H01L29/0665 , H01L29/6656 , H01L29/78618
Abstract: An integrated circuit device includes a fin-type active region on a substrate; at least one nanosheet having a bottom surface facing the fin top; a gate line on the fin-type active region; and a source/drain region on the fin-type active region, adjacent to the gate line, and in contact with the at least one nanosheet, wherein the source/drain region includes a lower main body layer and an upper main body layer, a top surface of the lower main body layer includes a lower facet declining toward the substrate as it extends in a direction from the at least one nanosheet to a center of the source/drain region, and the upper main body layer includes a bottom surface contacting the lower facet and a top surface having an upper facet. With respect to a vertical cross section, the lower facet extends along a corresponding first line and the upper facet extends along a second line that intersects the first line.
-
公开(公告)号:US10121791B2
公开(公告)日:2018-11-06
申请号:US15819309
申请日:2017-11-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyun Kwan Yu , Hyo Jin Kim , Dong Suk Shin , Ji Hye Yi , Ryong Ha
IPC: H01L29/08 , H01L29/66 , H01L27/092 , H01L27/088 , H01L29/06 , H01L29/423
Abstract: A semiconductor device includes a substrate, first through fourth gate electrodes, and first through fifth fin active pattern. A first recess which is formed in the substrate between the first and second gate electrodes intersecting the second fin active pattern, is filled with a first source/drain region, and has a first depth in a third direction perpendicular to the first and second directions. A second recess which is formed in the substrate between the third and fourth gate electrodes intersecting the second fin active pattern, is filled with a second source/drain region, and has a second depth in the third direction. A third recess which is formed in the substrate between the second and third gate electrodes intersecting the second fin active pattern, is filled with a third source/drain region, and has a third depth in the third direction. The third depth is greater than the first and second depths.
-
公开(公告)号:US12021131B2
公开(公告)日:2024-06-25
申请号:US17460446
申请日:2021-08-30
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Seo Jin Jeong , Do Hyun Go , Seok Hoon Kim , Jung Taek Kim , Pan Kwi Park , Moon Seung Yang , Min-Hee Choi , Ryong Ha
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/417 , H01L29/786
CPC classification number: H01L29/42392 , H01L29/0665 , H01L29/0847 , H01L29/41775 , H01L29/78696
Abstract: A semiconductor device includes an active pattern including a lower pattern and a plurality of sheet patterns; a gate structure disposed on the lower pattern and surrounding the plurality of sheet patterns; and a source/drain pattern filling a source/drain recess formed on one side of the gate structure. The source/drain pattern includes a first semiconductor pattern extending along the source/drain recess and contacting the lower pattern, a second and third semiconductor patterns sequentially disposed on the first semiconductor pattern, a lower surface of the third semiconductor pattern is disposed below a lower surface of a lowermost sheet pattern, a side surface of the third semiconductor pattern includes a planar portion, and a thickness of the second semiconductor pattern on the lower surface of the third semiconductor pattern is different from a thickness of the second semiconductor pattern on the planar portion of the side surface of the third semiconductor pattern.
-
公开(公告)号:US20220190109A1
公开(公告)日:2022-06-16
申请号:US17467944
申请日:2021-09-07
Applicant: Samsung Electronics Co., Ltd.
Inventor: Minhee Choi , Seojin Jeong , Seokhoon Kim , Jungtaek Kim , Pankwi Park , Moonseung Yang , Ryong Ha
IPC: H01L29/06 , H01L29/786 , H01L29/66
Abstract: An integrated circuit device includes a fin-type active region on a substrate; at least one nanosheet having a bottom surface facing the fin top; a gate line on the fin-type active region; and a source/drain region on the fin-type active region, adjacent to the gate line, and in contact with the at least one nanosheet, wherein the source/drain region includes a lower main body layer and an upper main body layer, a top surface of the lower main body layer includes a lower facet declining toward the substrate as it extends in a direction from the at least one nanosheet to a center of the source/drain region, and the upper main body layer includes a bottom surface contacting the lower facet and a top surface having an upper facet. With respect to a vertical cross section, the lower facet extends along a corresponding first line and the upper facet extends along a second line that intersects the first line.
-
公开(公告)号:US11264381B2
公开(公告)日:2022-03-01
申请号:US16841806
申请日:2020-04-07
Applicant: Samsung Electronics Co., Ltd.
Inventor: Seungryul Lee , Yongseung Kim , Jungtaek Kim , Pankwi Park , Dongchan Suh , Moonseung Yang , Seojin Jeong , Minhee Choi , Ryong Ha
IPC: H01L27/088 , H01L21/8234 , H01L29/423 , H01L29/78 , H01L29/06
Abstract: An integrated circuit device includes a fin-type active region protruding from a substrate and extending in a first direction, a plurality of semiconductor patterns disposed apart from an upper surface of the fin-type active region, the plurality of semiconductor patterns each including a channel region; a gate electrode surrounding the plurality of semiconductor patterns, extending in a second direction perpendicular to the first direction, and including a main gate electrode, which is disposed on an uppermost semiconductor pattern of the plurality of semiconductor patterns and extends in the second direction, and a sub-gate electrode disposed between the plurality of semiconductor patterns; a spacer structure disposed on both sidewalls of the main gate electrode; and a source/drain region connected to the plurality of semiconductor patterns, disposed at both sides of the gate electrode, and contacting a bottom surface of the spacer structure.
-
公开(公告)号:US10243045B2
公开(公告)日:2019-03-26
申请号:US15800483
申请日:2017-11-01
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyun Kwan Yu , Hyo Jin Kim , Ryong Ha
IPC: H01L29/08 , H01L29/78 , H01L27/092 , H01L29/06 , H01L21/762
Abstract: A semiconductor device is provided. The semiconductor device includes a fin-type pattern formed on a substrate and including first and second sidewalls, which are defined by a trench, a field insulating film placed in contact with the first and second sidewalls and filling the trench, and an epitaxial pattern formed on the fin-type pattern and including a first epitaxial layer and a second epitaxial layer, which is formed on the first epitaxial layer.
-
公开(公告)号:US11942551B2
公开(公告)日:2024-03-26
申请号:US17519967
申请日:2021-11-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jung Taek Kim , Seok Hoon Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong , Min-Hee Choi , Ryong Ha
IPC: H01L29/786 , H01L29/06 , H01L29/423
CPC classification number: H01L29/78618 , H01L29/0665 , H01L29/42392 , H01L29/78696
Abstract: A semiconductor device includes a multi-channel active pattern, a plurality of gate structures on the multi-channel active pattern and spaced apart from each other in a first direction, the plurality of gate structures including a gate electrode that extends in a second direction different from the first direction, a source/drain recess between the adjacent gate structures, and a source/drain pattern on the multi-channel active pattern in the source/drain recess, wherein the source/drain pattern includes: a semiconductor liner layer including silicon-germanium and extending along the source/drain recess, a semiconductor filling layer including silicon-germanium on the semiconductor liner layer, and at least one or more semiconductor insertion layers between the semiconductor liner layer and the semiconductor filling layer, and wherein the at least one or more semiconductor insertion layers have a saddle structure.
-
公开(公告)号:US11688778B2
公开(公告)日:2023-06-27
申请号:US17141513
申请日:2021-01-05
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Ryong Ha , Dongwoo Kim , Gyeom Kim , Yong Seung Kim , Pankwi Park , Seung Hun Lee
IPC: H01L29/417 , H01L29/423 , H01L29/10
CPC classification number: H01L29/41758 , H01L29/1033 , H01L29/42356
Abstract: A semiconductor device including an active pattern extending in a first direction; a channel pattern on the active pattern and including vertically stacked semiconductor patterns; a source/drain pattern in a recess in the active pattern; a gate electrode on the active pattern and extending in a second direction crossing the first direction, the gate electrode surrounding a top surface, at least one side surface, and a bottom surface of each of the semiconductor patterns; and a gate spacer covering a side surface of the gate electrode and having an opening to the semiconductor patterns, wherein the source/drain pattern includes a buffer layer covering inner sides of the recess, the buffer layer includes an outer side surface and an inner side surface, which are opposite to each other, and each of the outer and inner side surfaces is a curved surface that is convexly curved toward a closest gate electrode.
-
-
-
-
-
-
-
-
-