BURIED SOURCE-DRAIN CONTACT FOR INTEGRATED CIRCUIT TRANSISTOR DEVICES AND METHOD OF MAKING SAME
    16.
    发明申请
    BURIED SOURCE-DRAIN CONTACT FOR INTEGRATED CIRCUIT TRANSISTOR DEVICES AND METHOD OF MAKING SAME 有权
    用于集成电路晶体管器件的引出源漏极触点及其制造方法

    公开(公告)号:US20160284599A1

    公开(公告)日:2016-09-29

    申请号:US15179620

    申请日:2016-06-10

    Abstract: An integrated circuit transistor is formed on a substrate. A trench in the substrate is at least partially filled with a metal material to form a source (or drain) contact buried in the substrate. The substrate further includes a source (or drain) region in the substrate which is in electrical connection with the source (or drain) contact. The substrate further includes a channel region adjacent to the source (or drain) region. A gate dielectric is provided on top of the channel region and a gate electrode is provided on top of the gate dielectric. The substrate may be of the silicon on insulator (SOI) or bulk type. The buried source (or drain) contact makes electrical connection to a side of the source (or drain) region using a junction provided at a same level of the substrate as the source (or drain) and channel regions.

    Abstract translation: 在基板上形成集成电路晶体管。 衬底中的沟槽至少部分地被金属材料填充以形成埋在衬底中的源极(或漏极)触点。 衬底还包括与源极(或漏极)接触电连接的衬底中的源极(或漏极)区域。 衬底还包括与源极(或漏极)区域相邻的沟道区域。 栅极电介质设置在沟道区域的顶部,栅电极设置在栅极电介质的顶部。 衬底可以是绝缘体上硅(SOI)或体积型。 埋入的源极(或漏极)接触器使用与源极(或漏极)和沟道区域在基底的相同水平处提供的接点,使得与源极(或漏极)区域的一侧电连接。

    Semiconductor device with thinned channel region and related methods
    17.
    发明授权
    Semiconductor device with thinned channel region and related methods 有权
    具有稀疏通道区域的半导体器件及相关方法

    公开(公告)号:US09412820B2

    公开(公告)日:2016-08-09

    申请号:US14456272

    申请日:2014-08-11

    Abstract: A method for making a semiconductor device may include forming a dummy gate above a semiconductor layer on an insulating layer, forming sidewall spacers above the semiconductor layer and on opposing sides of the dummy gate, forming source and drain regions on opposing sides of the sidewall spacers, and removing the dummy gate and underlying portions of the semiconductor layer between the sidewall spacers to provide a thinned channel region having a thickness less than a remainder of the semiconductor layer outside the thinned channel region. The method may further include forming a replacement gate stack over the thinned channel region and between the sidewall spacers and having a lower portion extending below a level of adjacent bottom portions of the sidewall spacers.

    Abstract translation: 制造半导体器件的方法可以包括在绝缘层上形成半导体层之上的虚拟栅极,在半导体层上方形成侧壁间隔,在虚设栅极的相对侧上,在侧壁间隔物的相对侧上形成源极和漏极区域 并且在侧壁间隔物之间​​移除半导体层的虚拟栅极和下面的部分,以提供厚度小于稀薄沟道区域外的半导体层的剩余部分的薄化沟道区域。 该方法还可以包括在稀疏的沟道区域和侧壁间隔物之间​​形成替代栅极堆叠,并且具有在侧壁间隔物的相邻底部的水平面下方延伸的下部。

    Method for making semiconductor device with different fin sets
    18.
    发明授权
    Method for making semiconductor device with different fin sets 有权
    制造具有不同翅片组的半导体器件的方法

    公开(公告)号:US09299721B2

    公开(公告)日:2016-03-29

    申请号:US14280998

    申请日:2014-05-19

    Abstract: A method for making a semiconductor device may include forming, above a substrate, first and second semiconductor regions laterally adjacent one another and each including a first semiconductor material. The first semiconductor region may have a greater vertical thickness than the second semiconductor region and define a sidewall with the second semiconductor region. The method may further include forming a spacer above the second semiconductor region and adjacent the sidewall, and forming a third semiconductor region above the second semiconductor region and adjacent the spacer, with the second semiconductor region including a second semiconductor material different than the first semiconductor material. The method may also include removing the spacer and portions of the first semiconductor material beneath the spacer, forming a first set of fins from the first semiconductor region, and forming a second set of fins from the second and third semiconductor regions.

    Abstract translation: 制造半导体器件的方法可以包括在衬底上方形成彼此横向相邻并且包括第一半导体材料的第一和第二半导体区域。 第一半导体区域可以具有比第二半导体区域更大的垂直厚度并且限定具有第二半导体区域的侧壁。 该方法还可以包括在第二半导体区域的上方形成并邻近侧壁的间隔物,以及在第二半导体区域上方并邻近间隔物形成第三半导体区域,其中第二半导体区域包括与第一半导体材料不同的第二半导体材料 。 该方法还可以包括在间隔物下面移除间隔物和第一半导体材料的部分,从第一半导体区域形成第一组散热片,以及从第二和第三半导体区域形成第二组散热片。

    METHOD OF FORMING A REDUCED RESISTANCE FIN STRUCTURE
    20.
    发明申请
    METHOD OF FORMING A REDUCED RESISTANCE FIN STRUCTURE 有权
    形成降低电阻结构的方法

    公开(公告)号:US20150364578A1

    公开(公告)日:2015-12-17

    申请号:US14307011

    申请日:2014-06-17

    Abstract: Methods and structures for forming a reduced resistance region of a finFET are described. According to some aspects, a dummy gate and first gate spacer may be formed above a fin comprising a first semiconductor composition. At least a portion of source and drain regions of the fin may be removed, and a second semiconductor composition may be formed in the source and drain regions in contact with the first semiconductor composition. A second gate spacer may be formed covering the first gate spacer. The methods may be used to form finFETs having reduced resistance at source and drain junctions.

    Abstract translation: 描述了形成finFET的电阻减小区域的方法和结构。 根据一些方面,可以在包括第一半导体组合物的鳍片之上形成伪栅极和第一栅极间隔物。 可以去除鳍的源区和漏区的至少一部分,并且可以在与第一半导体组合物接触的源区和漏区中形成第二半导体组合物。 可以形成覆盖第一栅极间隔物的第二栅极间隔物。 该方法可用于形成在源极和漏极结处具有降低的电阻的finFET。

Patent Agency Ranking