Enhanced Transistor Performance by Non-Conformal Stressed Layers
    1.
    发明申请
    Enhanced Transistor Performance by Non-Conformal Stressed Layers 有权
    通过非保形强制层增强晶体管性能

    公开(公告)号:US20080217663A1

    公开(公告)日:2008-09-11

    申请号:US11682554

    申请日:2007-03-06

    IPC分类号: H01L27/098 H01L21/8238

    CPC分类号: H01L21/823807 H01L29/7843

    摘要: NFET and PFET devices with separately strained channel regions, and methods of their fabrication is disclosed. A stressing layer overlays the device in a manner that the stressing layer is non-conformal with respect the gate. The non-conformality of the stressing layer increases the amount of stress that is imparted onto the channel of the device, in comparison to stressing layers which are conformal. The method for overlaying in a non-conformal manner includes non-conformal deposition techniques, as well as, conformal depositions where subsequently the layer is turned into a non-conformal one by etching.

    摘要翻译: 公开了具有单独应变通道区域的NFET和PFET器件及其制造方法。 应力层以使得应力层相对于浇口不共面的方式覆盖该装置。 与应力层相比,应力层的非共形性增加了施加到器件的通道上的应力的量。 以非共形方式覆盖的方法包括非共形沉积技术以及保形沉积,其中随后通过蚀刻将该层转变为非共形沉积技术。

    Enhanced transistor performance by non-conformal stressed layers
    2.
    发明授权
    Enhanced transistor performance by non-conformal stressed layers 有权
    通过非保形应力层增强晶体管性能

    公开(公告)号:US07935588B2

    公开(公告)日:2011-05-03

    申请号:US11682554

    申请日:2007-03-06

    IPC分类号: H01L21/8234

    CPC分类号: H01L21/823807 H01L29/7843

    摘要: NFET and PFET devices with separately strained channel regions, and methods of their fabrication is disclosed. A stressing layer overlays the device in a manner that the stressing layer is non-conformal with respect the gate. The non-conformality of the stressing layer increases the amount of stress that is imparted onto the channel of the device, in comparison to stressing layers which are conformal. The method for overlaying in a non-conformal manner includes non-conformal deposition techniques, as well as, conformal depositions where subsequently the layer is turned into a non-conformal one by etching.

    摘要翻译: 公开了具有单独应变通道区域的NFET和PFET器件及其制造方法。 应力层以使得应力层相对于浇口不共面的方式覆盖该装置。 与应力层相比,应力层的非共形性增加了施加到器件的通道上的应力的量。 以非共形方式覆盖的方法包括非共形沉积技术以及保形沉积,其中随后通过蚀刻将该层转变为非共形沉积技术。

    Double patterning method
    5.
    发明授权
    Double patterning method 有权
    双重图案化方法

    公开(公告)号:US08889562B2

    公开(公告)日:2014-11-18

    申请号:US13555306

    申请日:2012-07-23

    IPC分类号: H01L21/302

    摘要: Disclosed is an improved double patterning method for forming openings (e.g., vias or trenches) or mesas on a substrate. This method avoids the wafer topography effects seen in prior art double patterning techniques by ensuring that the substrate itself is only subjected to a single etch process. Specifically, in the method, a first mask layer is formed on the substrate and processed such that it has a doped region and multiple undoped regions within the doped region. Then, either the undoped regions or the doped region can be selectively removed in order to form a mask pattern above the substrate. Once the mask pattern is formed, an etch process can be performed to transfer the mask pattern into the substrate. Depending upon whether the undoped regions are removed or the doped region is removed, the mask pattern will form openings (e.g., vias or trenches) or mesas, respectively, on the substrate.

    摘要翻译: 公开了一种用于在基板上形成开口(例如,通孔或沟槽)或台面的改进的双重图案化方法。 该方法通过确保衬底本身仅经历单次蚀刻工艺来避免现有技术的双重图案化技术中所见到的晶片形貌效应。 具体地说,在该方法中,在衬底上形成第一掩模层并进行处理,使得其在掺杂区域内具有掺杂区域和多个未掺杂区域。 然后,可以选择性地去除未掺杂区域或掺杂区域,以在衬底上方形成掩模图案。 一旦形成掩模图案,就可以执行蚀刻工艺以将掩模图案转印到基板中。 取决于未掺杂的区域是去除还是去除掺杂区域,掩模图案将分别在衬底上形成开口(例如,通孔或沟槽)或台面。

    Junctionless transistor
    6.
    发明授权
    Junctionless transistor 有权
    无结晶体晶体管

    公开(公告)号:US08803233B2

    公开(公告)日:2014-08-12

    申请号:US13242861

    申请日:2011-09-23

    IPC分类号: H01L29/778

    摘要: A transistor includes a semiconductor layer, and a gate dielectric is formed on the semiconductor layer. A gate conductor is formed on the gate dielectric and an active area is located in the semiconductor layer underneath the gate dielectric. The active area includes a graded dopant region that has a higher doping concentration near a top surface of the semiconductor layer and a lower doping concentration near a bottom surface of the semiconductor layer. This graded dopant region has a gradual decrease in the doping concentration. The transistor also includes source and drain regions that are adjacent to the active region. The source and drain regions and the active area have the same conductivity type.

    摘要翻译: 晶体管包括半导体层,并且在半导体层上形成栅极电介质。 栅极导体形成在栅极电介质上,并且有源区位于栅极电介质下方的半导体层中。 有源区包括在半导体层的顶表面附近具有较高掺杂浓度的渐变掺杂区和在半导体层的底表面附近的较低的掺杂浓度。 该渐变掺杂剂区域的掺杂浓度逐渐降低。 晶体管还包括与有源区相邻的源区和漏区。 源极和漏极区域和有源区域具有相同的导电类型。

    Fin structure formation including partial spacer removal
    7.
    发明授权
    Fin structure formation including partial spacer removal 有权
    翅片结构形成包括部分间隔物去除

    公开(公告)号:US08741701B2

    公开(公告)日:2014-06-03

    申请号:US13585395

    申请日:2012-08-14

    IPC分类号: H01L21/335 H01L21/8232

    摘要: A method of forming a semiconductor device includes forming a mandrel on top of a substrate; forming a first spacer adjacent to the mandrel on top of the substrate; forming a cut mask over the first spacer and the mandrel, such that the first spacer is partially exposed by the cut mask; partially removing the partially exposed first spacer; and etching the substrate to form a fin structure corresponding to the partially removed first spacer in the substrate.

    摘要翻译: 形成半导体器件的方法包括:在基底的顶部上形成心轴; 在所述基板的顶部上形成邻近所述心轴的第一间隔件; 在第一间隔件和心轴上形成切割掩模,使得第一间隔件被切割掩模部分地暴露; 部分地去除部分暴露的第一间隔件; 并且蚀刻所述衬底以形成对应于所述衬底中部分移除的第一间隔物的翅片结构。

    Dual shallow trench isolation liner for preventing electrical shorts
    8.
    发明授权
    Dual shallow trench isolation liner for preventing electrical shorts 有权
    双浅沟槽隔离衬垫,用于防止电气短路

    公开(公告)号:US08703550B2

    公开(公告)日:2014-04-22

    申请号:US13525642

    申请日:2012-06-18

    IPC分类号: H01L21/00 H01L21/84

    摘要: A shallow trench is formed to extend into a handle substrate of a semiconductor-on-insulator (SOI) layer. A dielectric liner stack of a dielectric metal oxide layer and a silicon nitride layer is formed in the shallow trench, followed by deposition of a shallow trench isolation fill portion. The dielectric liner stack is removed from above a top surface of a top semiconductor portion, followed by removal of a silicon nitride pad layer and an upper vertical portion of the dielectric metal oxide layer. A divot laterally surrounding a stack of a top semiconductor portion and a buried insulator portion is filled with a silicon nitride portion. Gate structures and source/drain structures are subsequently formed. The silicon nitride portion or the dielectric metal oxide layer functions as a stopping layer during formation of source/drain contact via holes, thereby preventing electrical shorts between source/drain contact via structures and the handle substrate.

    摘要翻译: 形成浅沟槽以延伸到绝缘体上半导体(SOI)层的处理衬底中。 在浅沟槽中形成介质金属氧化物层和氮化硅层的电介质衬垫层,随后沉积浅沟槽隔离填充部分。 介电衬垫堆叠从顶部半导体部分的顶表面上方移除,随后除去介电金属氧化物层的氮化硅衬垫层和上部垂直部分。 横向围绕顶部半导体部分和掩埋绝缘体部分的堆叠的边角填充有氮化硅部分。 随后形成栅极结构和源极/漏极结构。 氮化硅部分或电介质金属氧化物层在形成源极/漏极接触通孔期间用作停止层,从而防止源极/漏极接触通孔结构和处理衬底之间的电短路。

    Semiconductor substrate with transistors having different threshold voltages
    10.
    发明授权
    Semiconductor substrate with transistors having different threshold voltages 失效
    具有不同阈值电压的晶体管的半导体衬底

    公开(公告)号:US08642415B2

    公开(公告)日:2014-02-04

    申请号:US13487511

    申请日:2012-06-04

    IPC分类号: H01L21/8238

    CPC分类号: H01L27/1203 H01L21/84

    摘要: A method of creating a semiconductor integrated circuit is disclosed. The method includes forming a first field effect transistor (FET) device and a second FET device on a semiconductor substrate. The method includes epitaxially growing raised source/drain (RSD) structures for the first FET device at a first height. The method includes epitaxially growing raised source/drain (RSD) structures for the second FET device at a second height. The second height is greater than the first height such that a threshold voltage of the second FET device is greater than a threshold voltage of the first FET device.

    摘要翻译: 公开了一种制造半导体集成电路的方法。 该方法包括在半导体衬底上形成第一场效应晶体管(FET)器件和第二FET器件。 该方法包括在第一高度上外延生长用于第一FET器件的升高的源极/漏极(RSD)结构。 该方法包括在第二高度上外延生长用于第二FET器件的升高的源极/漏极(RSD)结构。 第二高度大于第一高度,使得第二FET器件的阈值电压大于第一FET器件的阈值电压。