METHOD FOR CONTROLLING HEIGHT OF A FIN STRUCTURE
    91.
    发明申请
    METHOD FOR CONTROLLING HEIGHT OF A FIN STRUCTURE 审中-公开
    控制精细结构高度的方法

    公开(公告)号:US20150380258A1

    公开(公告)日:2015-12-31

    申请号:US14314384

    申请日:2014-06-25

    CPC classification number: H01L29/205 H01L29/1054 H01L29/66795 H01L29/785

    Abstract: Methods and structures for forming fin structures whilst controlling the height of the fin structures with high uniformity across large areas are described. According to some aspects, a multi-layer structure comprising a first etch-stop layer and a second etch-stop layer separated from a substrate and from each other by spacer layers is formed on a substrate. Trenches may be formed through the first and second etch-stop layers. A buffer layer may be formed in the trenches, filling the trenches to a level approximately at a position of the first etch-stop layer. A semiconductor layer may be formed above the buffer layer and etched back to the second etch-stop layer to form semiconductor fins of highly uniform heights.

    Abstract translation: 描述了形成翅片结构的方法和结构,同时在大面积上以高均匀性控制翅片结构的高度。 根据一些方面,在衬底上形成包括由衬底分离并通过间隔层彼此分离的第一蚀刻停止层和第二蚀刻停止层的多层结构。 沟槽可以通过第一和第二蚀刻停止层形成。 可以在沟槽中形成缓冲层,将沟槽填充到大致在第一蚀刻停止层的位置处的水平。 半导体层可以形成在缓冲层的上方并被回蚀刻到第二蚀刻停止层以形成高均匀高度的半导体鳍片。

    Methods for forming vertical and sharp junctions in finFET structures
    93.
    发明授权
    Methods for forming vertical and sharp junctions in finFET structures 有权
    在finFET结构中形成垂直和尖锐结的方法

    公开(公告)号:US09202920B1

    公开(公告)日:2015-12-01

    申请号:US14447727

    申请日:2014-07-31

    CPC classification number: H01L29/785 H01L29/66553 H01L29/66795 H01L29/7848

    Abstract: Methods and structures for forming short-channel finFETs with vertical and abrupt source and drain junctions are described. During fabrication, source and drain regions of the finFET may be recessed vertically and laterally under gate spacers. A buffer having a high dopant density may be formed on vertical sidewalls of the channel region after recessing the fin. Raised source and drain structures may be formed at the recessed source and drain regions. The raised source and drain structures may impart strain to the channel region.

    Abstract translation: 描述了用于形成具有垂直和突然的源极和漏极结的短沟道finFET的方法和结构。 在制造期间,finFET的源极和漏极区域可以在栅极间隔物下方垂直和横向地凹陷。 具有高掺杂浓度的缓冲器可以在凹陷鳍片之后形成在沟道区域的垂直侧壁上。 可以在凹陷的源极和漏极区域形成升高的源极和漏极结构。 升高的源极和漏极结构可能对沟道区域施加应变。

    Transistor having a stressed body
    94.
    发明授权
    Transistor having a stressed body 有权
    具有受压体的晶体管

    公开(公告)号:US09123809B2

    公开(公告)日:2015-09-01

    申请号:US14494979

    申请日:2014-09-24

    Abstract: A transistor includes a body and a semiconductor region configured to stress a portion of the body. For example, stressing a channel of the transistor may increase the mobility of carriers in the channel, and thus may reduce the “on” resistance of the transistor. For example, the substrate, source/drain regions, or both the substrate and source/drain regions of a PFET may be doped to compressively stress the channel so as to increase the mobility of holes in the channel. Or, the substrate, source/drain regions, or both the substrate and source/drain regions of an NFET may be doped to tensile stress the channel so as to increase the mobility of electrons in the channel.

    Abstract translation: 晶体管包括主体和构造成对身体的一部分施加应力的半导体区域。 例如,施加晶体管的沟道可以增加沟道中载流子的迁移率,从而可以降低晶体管的“导通”电阻。 例如,可以掺杂PFET的衬底,源极/漏极区域或者衬底和源/漏极区域,以对沟道进行压缩应力,从而增加沟道中空穴的迁移率。 或者,可以掺杂NFET的衬底,源极/漏极区域或衬底和源极/漏极区域两者以使通道拉伸应力,以增加沟道中电子的迁移率。

    SEMICONDUCTOR DEVICE INCLUDING VERTICALLY SPACED SEMICONDUCTOR CHANNEL STRUCTURES AND RELATED METHODS
    95.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING VERTICALLY SPACED SEMICONDUCTOR CHANNEL STRUCTURES AND RELATED METHODS 有权
    包括垂直间隔半导体通道结构和相关方法的半导体器件

    公开(公告)号:US20150108573A1

    公开(公告)日:2015-04-23

    申请号:US14060874

    申请日:2013-10-23

    Abstract: A method for making a semiconductor device may include forming, on a substrate, at least one stack of alternating first and second semiconductor layers. The first semiconductor layer may comprise a first semiconductor material and the second semiconductor layer may comprise a second semiconductor material. The first semiconductor material may be selectively etchable with respect to the second semiconductor material. The method may further include removing portions of the at least one stack and substrate to define exposed sidewalls thereof, forming respective spacers on the exposed sidewalls, etching recesses through the at least one stack and substrate to define a plurality of spaced apart pillars, selectively etching the first semiconductor material from the plurality of pillars leaving second semiconductor material structures supported at opposing ends by respective spacers, and forming at least one gate adjacent the second semiconductor material structures.

    Abstract translation: 制造半导体器件的方法可以包括在衬底上形成交替的第一和第二半导体层的至少一个叠层。 第一半导体层可以包括第一半导体材料,第二半导体层可以包括第二半导体材料。 第一半导体材料可以相对于第二半导体材料可选择性地蚀刻。 该方法还可以包括去除至少一个堆叠和衬底的部分以限定其暴露的侧壁,在暴露的侧壁上形成相应的间隔物,蚀刻通过至少一个堆叠和衬底的凹槽以限定多个间隔开的柱,选择性蚀刻 来自多个柱的第一半导体材料离开第二半导体材料结构,在相对端通过相应的间隔件支撑,并且形成与第二半导体材料结构相邻的至少一个栅极。

    Memory device having multiple dielectric gate stacks and related methods
    96.
    发明授权
    Memory device having multiple dielectric gate stacks and related methods 有权
    具有多个介电栅极堆叠的存储器件及相关方法

    公开(公告)号:US09006816B2

    公开(公告)日:2015-04-14

    申请号:US13852645

    申请日:2013-03-28

    Abstract: A memory device may include a semiconductor substrate, and a memory transistor in the semiconductor substrate. The memory transistor may include source and drain regions in the semiconductor substrate and a channel region therebetween, and a gate stack. The gate stack may include a first dielectric layer over the channel region, a first diffusion barrier layer over the first dielectric layer, a first electrically conductive layer over the first diffusion barrier layer, a second dielectric layer over the first electrically conductive layer, a second diffusion barrier layer over the second dielectric layer, and a second electrically conductive layer over the second diffusion barrier layer. The first and second dielectric layers may include different dielectric materials, and the first diffusion barrier layer may be thinner than the second diffusion barrier layer.

    Abstract translation: 存储器件可以包括半导体衬底和半导体衬底中的存储晶体管。 存储晶体管可以包括半导体衬底中的源极和漏极区域以及它们之间的沟道区域和栅极堆叠。 栅极堆叠可以包括沟道区域上的第一介电层,第一介电层上的第一扩散阻挡层,第一扩散阻挡层上的第一导电层,第一导电层上的第二介电层,第二介电层 第二介电层上的扩散阻挡层,以及位于第二扩散阻挡层上的第二导电层。 第一和第二电介质层可以包括不同的电介质材料,并且第一扩散阻挡层可以比第二扩散阻挡层薄。

    MEMORY DEVICE HAVING MULTIPLE DIELECTRIC GATE STACKS WITH FIRST AND SECOND DIELECTRIC LAYERS AND RELATED METHODS
    97.
    发明申请
    MEMORY DEVICE HAVING MULTIPLE DIELECTRIC GATE STACKS WITH FIRST AND SECOND DIELECTRIC LAYERS AND RELATED METHODS 有权
    具有第一和第二介质层的多个介电栅极堆叠的存储器件及相关方法

    公开(公告)号:US20140291750A1

    公开(公告)日:2014-10-02

    申请号:US13852720

    申请日:2013-03-28

    Abstract: A memory device may include a semiconductor substrate, and a memory transistor in the semiconductor substrate. The memory transistor may include source and drain regions in the semiconductor substrate and a channel region therebetween, and a gate stack having a first dielectric layer over the channel region, a second dielectric layer over the first dielectric layer, a first diffusion barrier layer over the second dielectric layer, a first electrically conductive layer over the first diffusion barrier layer, a second diffusion barrier layer over the first electrically conductive layer, and a second electrically conductive layer over the second diffusion barrier layer. The first and second dielectric layers may include different dielectric materials, and the first diffusion barrier layer may be thinner than the second diffusion barrier layer.

    Abstract translation: 存储器件可以包括半导体衬底和半导体衬底中的存储晶体管。 存储晶体管可以包括半导体衬底中的源极和漏极区域以及它们之间的沟道区域,以及栅极堆叠,其在沟道区域上具有第一介电层,在第一介电层上方具有第二介电层,第一扩散阻挡层 第一介电层,第一扩散阻挡层上的第一导电层,第一导电层上的第二扩散阻挡层,以及第二扩散阻挡层上的第二导电层。 第一和第二电介质层可以包括不同的电介质材料,并且第一扩散阻挡层可以比第二扩散阻挡层薄。

    Vertical tunneling FinFET
    98.
    发明授权

    公开(公告)号:US11515418B2

    公开(公告)日:2022-11-29

    申请号:US16886193

    申请日:2020-05-28

    Abstract: A tunneling transistor is implemented in silicon, using a FinFET device architecture. The tunneling FinFET has a non-planar, vertical, structure that extends out from the surface of a doped drain formed in a silicon substrate. The vertical structure includes a lightly doped fin defined by a subtractive etch process, and a heavily-doped source formed on top of the fin by epitaxial growth. The drain and channel have similar polarity, which is opposite that of the source. A gate abuts the channel region, capacitively controlling current flow through the channel from opposite sides. Source, drain, and gate terminals are all electrically accessible via front side contacts formed after completion of the device. Fabrication of the tunneling FinFET is compatible with conventional CMOS manufacturing processes, including replacement metal gate and self-aligned contact processes. Low-power operation allows the tunneling FinFET to provide a high current density compared with conventional planar devices.

    Dual width FinFET
    100.
    发明授权

    公开(公告)号:US10886386B2

    公开(公告)日:2021-01-05

    申请号:US15806160

    申请日:2017-11-07

    Inventor: Qing Liu

    Abstract: A dual width SOI FinFET is disclosed in which different portions of a strained fin have different widths. A method of fabrication of such a dual width FinFET entails laterally recessing the strained fin in the source and drain regions using a wet chemical etching process so as to maintain a high degree of strain in the fin while trimming the widths of fin portions in the source and drain regions to less than 5 nm. The resulting FinFET features a wide portion of the fin in the channel region underneath the gate, and a narrower portion of the fin in the source and drain regions. An advantage of the narrower fin is that it can be more easily doped during the growth of the epitaxial raised source and drain regions.

Patent Agency Ranking