-
公开(公告)号:US20170084525A1
公开(公告)日:2017-03-23
申请号:US15365394
申请日:2016-11-30
申请人: MediaTek Inc.
发明人: Cheng-Chou HUNG , Ming-Tzong YANG , Tung-Hsing LEE , Wei-Che HUANG , Yu-Hua HUANG , Tzu-Hung LIN
IPC分类号: H01L23/498 , H01L21/768 , H01L29/06 , H01L21/761
CPC分类号: H01L21/76898 , H01L21/761 , H01L23/481 , H01L23/49816 , H01L23/49827 , H01L24/11 , H01L29/0619 , H01L29/0623 , H01L2224/13 , H01L2924/0002 , H01L2924/00
摘要: A semiconductor package structure having a substrate, wherein the substrate has a front side and a back side, a through silicon via (TSV) interconnect structure formed in the substrate, and a first guard ring doped region and a second guard ring doped region formed in the substrate. The second guard ring doped region is disposed between the first guard ring doped region and the TSV interconnect structure.
-
2.
公开(公告)号:US20150123206A1
公开(公告)日:2015-05-07
申请号:US14450445
申请日:2014-08-04
申请人: MediaTek Inc.
IPC分类号: H01L29/78 , H01L29/49 , H01L29/10 , H01L29/06 , H01L29/423
CPC分类号: H01L29/783 , H01L29/0649 , H01L29/1095 , H01L29/4238 , H01L29/4975 , H01L29/78615 , H01L29/78654 , H01L29/78657
摘要: The invention provides a body-contact metal-oxide-semiconductor field effect transistor (MOSFET) device. The body-contact MOSFET device includes a substrate. An active region is disposed on the substrate. A gate strip is extended along a first direction disposed on a first portion of the active region. A source doped region and a drain doped region are disposed on a second portion and a third portion of the active region, adjacent to opposite sides of the gate strip. The opposite sides of the gate strip are extended along the first direction. A body-contact doped region is disposed on a fourth portion of the active region. The body-contact doped region is separated from the gate strip by a fifth portion of the active region. The fifth portion is not covered by any silicide features.
摘要翻译: 本发明提供一种体接触金属氧化物半导体场效应晶体管(MOSFET)器件。 体接触MOSFET器件包括衬底。 有源区设置在基板上。 栅极条沿着设置在有源区域的第一部分上的第一方向延伸。 源极掺杂区域和漏极掺杂区域设置在与栅极条的相对侧相邻的有源区域的第二部分和第三部分上。 栅极条的相对侧沿第一方向延伸。 体接触掺杂区域设置在有源区域的第四部分上。 体接触掺杂区域与有源区域的第五部分与栅极条分离。 第五部分不被任何硅化物特征覆盖。
-
公开(公告)号:US20170110406A1
公开(公告)日:2017-04-20
申请号:US15393387
申请日:2016-12-29
申请人: MediaTek Inc.
发明人: Ming-Tzong YANG , Cheng-Chou HUNG , Wei-Che HUANG , Yu-Hua HUANG , Tzu-Hung LIN , Kuei-Ti CHAN , Ruey-Beei WU , Kai-Bin WU
IPC分类号: H01L23/538 , H01L25/065 , H01L23/498 , H01L23/00 , H01L21/768 , H01L23/48
CPC分类号: H01L23/5384 , H01L21/76802 , H01L21/76877 , H01L21/76898 , H01L23/481 , H01L23/49816 , H01L23/49838 , H01L23/5386 , H01L24/14 , H01L25/0657 , H01L2224/16146 , H01L2225/06541 , H01L2225/06544
摘要: The invention provides a semiconductor package assembly with a TSV interconnect. The semiconductor package assembly includes a first semiconductor package mounted on a base, having: a semiconductor die, a semiconductor substrate, and a first array of TSV interconnects and a second array of TSV interconnects formed through the semiconductor substrate, wherein the first array and second array of TSV interconnects are separated by an interval region. The assembly further includes a second semiconductor die mounted on the first semiconductor package, having a ground pad thereon. One of the TSV interconnects of the first semiconductor package has a first terminal coupled to the ground pad of the second semiconductor die and a second terminal coupled to an interconnection structure disposed on a front side of the semiconductor substrate.
-
公开(公告)号:US20170084488A1
公开(公告)日:2017-03-23
申请号:US15365435
申请日:2016-11-30
申请人: MediaTek Inc.
发明人: Cheng-Chou HUNG , Ming-Tzong YANG , Tung-Hsing LEE , Wei-Che HUANG , Yu-Hua HUANG , Tzu-Hung LIN
IPC分类号: H01L21/768 , H01L23/00 , H01L29/06 , H01L23/48 , H01L21/761
CPC分类号: H01L21/76898 , H01L21/761 , H01L23/481 , H01L23/49816 , H01L23/49827 , H01L24/11 , H01L29/0619 , H01L29/0623 , H01L2224/13 , H01L2924/0002 , H01L2924/00
摘要: A method for forming a semiconductor package structure is provided. The method for forming a semiconductor package structure includes providing a substrate, wherein the substrate has a front side and a back side, forming a first guard ring doped region and a second guard ring doped region in the substrate, wherein the first guard ring doped region and the second guard ring doped region have different conductive types, forming a trench through the substrate from a back side of the substrate, conformally forming an insulating layer lining the back side of the substrate, a bottom surface and sidewalls of the trench, removing a portion of the insulating layer on the back side of the substrate to form a through via, and forming a conductive material in the through via, wherein a through silicon via (TSV) interconnect structure is formed by the insulating layer and the conductive material.
-
公开(公告)号:US20140070346A1
公开(公告)日:2014-03-13
申请号:US13790060
申请日:2013-03-08
申请人: MEDIATEK INC.
IPC分类号: H01L23/522 , H01L31/18
CPC分类号: H01L21/76898 , H01L21/02107 , H01L21/268 , H01L21/30625 , H01L23/481 , H01L23/5227 , H01L23/66 , H01L24/11 , H01L24/13 , H01L24/16 , H01L31/18 , H01L2223/6616 , H01L2224/13025 , H01L2224/131 , H01L2224/16225 , H01L2224/16227 , H01L2924/11 , H01L2924/12042 , H01L2924/014 , H01L2924/00014 , H01L2924/00
摘要: The invention provides a radio-frequency (RF) device package and a method for fabricating the same. An exemplary embodiment of a radio-frequency (RF) device package includes a base, wherein a radio-frequency (RF) device chip is mounted on the base. The RF device chip includes a semiconductor substrate having a front side and a back side. A radio-frequency (RF) component is disposed on the front side of the semiconductor substrate. An interconnect structure is disposed on the RF component, wherein the interconnect structure is electrically connected to the RF component, and a thickness of the semiconductor substrate is less than that of the interconnect structure. A through hole is formed through the semiconductor substrate from the back side of the semiconductor substrate, and is connected to the interconnect structure. A TSV structure is disposed in the through hole.
摘要翻译: 本发明提供一种射频(RF)器件封装及其制造方法。 射频(RF)器件封装的示例性实施例包括基座,其中射频(RF)器件芯片安装在基座上。 RF器件芯片包括具有前侧和后侧的半导体衬底。 射频(RF)部件设置在半导体衬底的前侧。 互连结构设置在RF部件上,其中互连结构电连接到RF部件,并且半导体衬底的厚度小于互连结构的厚度。 从半导体衬底的背面穿过半导体衬底形成一个通孔,并连接到互连结构。 TSV结构设置在通孔中。
-
公开(公告)号:US20170179055A1
公开(公告)日:2017-06-22
申请号:US15450411
申请日:2017-03-06
申请人: MediaTek Inc.
发明人: Tzu-Hung LIN , Cheng-Chou HUNG
CPC分类号: H01L28/10 , H01L23/5227 , H01L23/53238 , H01L23/66 , H01L24/03 , H01L24/05 , H01L24/08 , H01L24/11 , H01L24/13 , H01L24/45 , H01L24/48 , H01L2223/6677 , H01L2224/02181 , H01L2224/0345 , H01L2224/03912 , H01L2224/03914 , H01L2224/0401 , H01L2224/04042 , H01L2224/05009 , H01L2224/05022 , H01L2224/05124 , H01L2224/05166 , H01L2224/05181 , H01L2224/05186 , H01L2224/05572 , H01L2224/05582 , H01L2224/05624 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/08123 , H01L2224/08265 , H01L2224/11019 , H01L2224/1134 , H01L2224/11462 , H01L2224/1147 , H01L2224/11849 , H01L2224/13022 , H01L2224/1308 , H01L2224/13083 , H01L2224/131 , H01L2224/13147 , H01L2224/4502 , H01L2224/45144 , H01L2224/45147 , H01L2224/48463 , H01L2224/48824 , H01L2224/48839 , H01L2224/48844 , H01L2224/48847 , H01L2224/85007 , H01L2924/19011 , H01L2924/19042 , H01L2924/19051 , H01L2924/19103 , H01L2924/19104 , H01L2924/00014 , H01L2924/00 , H01L2924/04941 , H01L2924/04953 , H01L2924/014
摘要: The invention provides a semiconductor structure. The semiconductor structure includes a substrate. A first passivation layer is disposed on the substrate. A conductive pad is disposed on the first passivation layer. A second passivation layer is disposed on the first passivation layer. A conductive structure is disposed on the conductive pad, and a passive device is also disposed on the conductive pad, wherein the passive device has a first portion located above the second passivation layer and a second portion passing through the second passivation layer. A solderability preservative film covers the first portion of the passive device, and an under bump metallurgy (UBM) layer covers the second portion of the passive device and a portion of the conductive structure.
-
7.
公开(公告)号:US20160181201A1
公开(公告)日:2016-06-23
申请号:US14963451
申请日:2015-12-09
申请人: MediaTek Inc.
发明人: Ming-Tzong YANG , Cheng-Chou HUNG , Wei-Che HUANG , Yu-Hua HUANG , Tzu-Hung LIN , Kuei-Ti CHAN , Ruey-Beei WU , Kai-Bin WU
IPC分类号: H01L23/538 , H01L25/065
CPC分类号: H01L23/5384 , H01L21/76802 , H01L21/76877 , H01L21/76898 , H01L23/481 , H01L23/49816 , H01L23/49838 , H01L23/5386 , H01L24/14 , H01L25/0657 , H01L2224/16146 , H01L2225/06541 , H01L2225/06544
摘要: The invention provides a semiconductor package assembly with a TSV interconnect. The semiconductor package assembly includes a first semiconductor die mounted on a base. The first semiconductor die includes a semiconductor substrate. A first array of TSV interconnects and a second array of TSV interconnects are formed through the semiconductor substrate, wherein the first array and second array of TSV interconnects are separated by an interval region. A first ground TSV interconnect is disposed within the interval region. A second semiconductor die is mounted on the first semiconductor die, having a ground pad thereon. The first ground TSV interconnect of the first semiconductor die has a first terminal coupled to the ground pad of the second semiconductor die and a second terminal coupled to an interconnection structure disposed on a front side of the semiconductor substrate.
摘要翻译: 本发明提供一种具有TSV互连的半导体封装组件。 半导体封装组件包括安装在基座上的第一半导体管芯。 第一半导体管芯包括半导体衬底。 通过半导体衬底形成TSV互连的第一阵列和TSV互连的第二阵列,其中TSV互连的第一阵列和第二阵列被间隔区隔开。 第一接地TSV互连设置在间隔区域内。 第二半导体管芯安装在第一半导体管芯上,其上具有接地焊盘。 第一半导体管芯的第一接地TSV互连具有耦合到第二半导体管芯的接地焊盘的第一端子和耦合到布置在半导体衬底的前侧上的互连结构的第二端子。
-
公开(公告)号:US20150162267A1
公开(公告)日:2015-06-11
申请号:US14621682
申请日:2015-02-13
申请人: MediaTek Inc.
CPC分类号: H01L21/76898 , H01L21/02107 , H01L21/268 , H01L21/30625 , H01L23/481 , H01L23/5227 , H01L23/66 , H01L24/11 , H01L24/13 , H01L24/16 , H01L31/18 , H01L2223/6616 , H01L2224/13025 , H01L2224/131 , H01L2224/16225 , H01L2224/16227 , H01L2924/11 , H01L2924/12042 , H01L2924/014 , H01L2924/00014 , H01L2924/00
摘要: An electronic device package has a base and an electronic device chip mounted on the base. The electronic device chip includes a semiconductor substrate having a front side and a back side, a electronic component disposed on the front side of the semiconductor substrate, an interconnect structure disposed on the electronic component, a through hole formed through the semiconductor substrate from the back side of the semiconductor substrate, connecting to the interconnect structure, and a TSV structure disposed in the through hole. The interconnect structure is electrically connected to the RF component, and a thickness of the semiconductor substrate is less than that of the interconnect structure.
摘要翻译: 电子器件封装具有安装在基座上的基座和电子器件芯片。 电子设备芯片包括具有前侧和后侧的半导体衬底,设置在半导体衬底的前侧的电子部件,设置在电子部件上的互连结构,从背面穿过半导体衬底形成的通孔 连接到互连结构的半导体衬底的一侧以及设置在通孔中的TSV结构。 互连结构电连接到RF部件,并且半导体衬底的厚度小于互连结构的厚度。
-
公开(公告)号:US20150162242A1
公开(公告)日:2015-06-11
申请号:US14621703
申请日:2015-02-13
申请人: MediaTek Inc.
IPC分类号: H01L21/768 , H01L21/268 , H01L21/306 , H01L23/00
CPC分类号: H01L21/76898 , H01L21/02107 , H01L21/268 , H01L21/30625 , H01L23/481 , H01L23/5227 , H01L23/66 , H01L24/11 , H01L24/13 , H01L24/16 , H01L31/18 , H01L2223/6616 , H01L2224/13025 , H01L2224/131 , H01L2224/16225 , H01L2224/16227 , H01L2924/11 , H01L2924/12042 , H01L2924/014 , H01L2924/00014 , H01L2924/00
摘要: A method for fabricating a electronic device package provides a electronic device chip, wherein the electronic device chip includes a semiconductor substrate having a front side and a back side, wherein the semiconductor substrate has a first thickness, an electronic component disposed on the front side of the semiconductor substrate, and an interconnect structure disposed on the electronic component. The method further performs a thinning process to remove a portion of the semiconductor substrate from the back side thereof The method then removes a portion of the thinned semiconductor substrate and a portion of a dielectric layer of the interconnect structure from a back side of the thinned semiconductor substrate until a first metal layer pattern of the interconnect structure is exposed, thereby forming a through hole. Finally, the method forms a TSV structure in the through hole, and mounts the electronic device chip on a base.
摘要翻译: 一种制造电子器件封装的方法,提供了一种电子器件芯片,其中电子器件芯片包括具有正面和背面的半导体衬底,其中半导体衬底具有第一厚度,电子部件设置在第一厚度的前侧 半导体衬底和布置在电子部件上的互连结构。 该方法还进行薄膜化处理以从背面去除半导体衬底的一部分。然后,该方法从薄化半导体的背面去除一部分减薄的半导体衬底和互连结构的介电层的一部分 衬底,直到互连结构的第一金属层图案被暴露,从而形成通孔。 最后,该方法在通孔中形成TSV结构,并将电子设备芯片安装在基座上。
-
公开(公告)号:US20160211194A1
公开(公告)日:2016-07-21
申请号:US14601440
申请日:2015-01-21
申请人: MediaTek Inc.
发明人: Cheng-Chou HUNG , Ming-Tzong YANG , Tung-Hsing LEE , Wei-Che HUANG , Yu-Hua HUANG , Tzu-Hung LIN
IPC分类号: H01L23/48 , H01L21/761 , H01L21/768 , H01L29/06
CPC分类号: H01L21/76898 , H01L21/761 , H01L23/481 , H01L23/49816 , H01L23/49827 , H01L24/11 , H01L29/0619 , H01L29/0623 , H01L2224/13 , H01L2924/0002 , H01L2924/00
摘要: A semiconductor package structure and method for forming the same are provided. The semiconductor package structure includes a substrate and the substrate has a front side and a back side. The semiconductor package structure includes a through silicon via (TSV) interconnect structure formed in the substrate; and a first guard ring doped region and a second guard ring doped region formed in the substrate, and the first guard ring doped region and the second guard ring doped region are adjacent to the TSV interconnect structure.
摘要翻译: 提供一种半导体封装结构及其形成方法。 半导体封装结构包括衬底,并且衬底具有正面和背面。 半导体封装结构包括在衬底中形成的穿硅通孔(TSV)互连结构; 以及形成在所述衬底中的第一保护环掺杂区域和第二保护环掺杂区域,并且所述第一保护环掺杂区域和所述第二保护环掺杂区域与所述TSV互连结构相邻。
-
-
-
-
-
-
-
-
-