摘要:
An aircraft control system for controlling an aircraft, particularly a free wing aircraft in low speed or hover regimes. An air speed sensor measures air speed of the aircraft and outputs an air speed signal to a control processor which processes the air speed signal with a speed control input signal. A control actuator actuates an aircraft control surface in response to the control surface control signal. The air speed sensor may include a shaft mounted impeller located in an airstream of the aircraft. A rotational speed sensor, coupled to the impeller, measures a rotational speed of the impeller and outputs a rotational speed signal as the air speed signal. In an alternative embodiment, the air speed sensor may include a vane located in an airstream of the aircraft and deflected in response to air flow in the airstream. In another embodiment, the speed sensor may include an angular position sensor which measures an angle between a free wing and the aircraft fuselage and outputs an angle measurement signal as the air speed signal. The aircraft control surface may comprises a control boom pivotally attached to a fuselage of the aircraft of a trim tab pivotally attached to a fuselage of the aircraft.
摘要:
A small base node such as a Home Base Node (HNB), or femto cell, may reduce its transmit power in order to prevent co-channel or adjacent channel interference, or to limit its coverage area. Once the power is set, the HNB signal to a served Home User Equipment (HUE) its transmit Common Pilot Channel (CPICH) transmit power for accurate path loss estimation. When this power is outside of the permissible range, the HNB adjusts other parameters (such as Random Access Channel (RACH) constant value) to compensate for the error in signaled CPICH power, and thus compensate in that process the error in determining path loss. Similarly, if the uplink sensitivity is adjusted, to prevent interference, parameters would also be adjusted and signaled to the HUE to reflect the link imbalance.
摘要:
Embodiments of the invention relate generally to semiconductors and memory technology, and more particularly, to systems, integrated circuits, and methods to generate access signals to facilitate memory operations in scaled arrays of memory elements, such as memory implemented in third dimensional memory technology formed BEOL directly on top of a FEOL substrate that includes data access circuitry. In at least some embodiments, a non-volatile memory device can include a cross-point array having resistive memory elements disposed among word lines and subsets of bit lines, and an access signal generator. The access signal generator can be configured to modify a magnitude of a signal to generate a modified magnitude for the signal to access a resistive memory element associated with a word line and a subset of bit lines. The modified magnitude can be a function of the position of the resistive memory element in the cross-point array.
摘要:
In an embodiment, a user equipment (UE) determines that a client application has entered a period of transmission inactivity whereby the UE will not be required to transmit data on behalf of the client application. The UE selectively transmits a transmission inactivity notification to an access network (AN) to notify the AN of the transmission inactivity period. The AN receives the transmission inactivity notification and determines to transition the UE from a first state to a second state based at least in part on the received transmission inactivity notification, the second state associated with lower-power consumption of the UE than the first state. The AN sends instructions to the UE to facilitate the transition of the UE from the first state to the second state. In another embodiment, the AN can send instructions to the UE to prohibit the UE from sending transmission inactivity notifications.
摘要:
Embodiments relate generally to semiconductors and memory technology, and more particularly, to systems, integrated circuits, and methods to implement a memory architecture that includes local bit lines for accessing subsets of memory elements, such as memory elements based on third dimensional memory technology. In at least some embodiments, an integrated circuit includes a cross-point memory array formed above a logic layer. The cross-point memory array includes X-lines and Y-lines, of which at least one Y-line includes groups of Y-line portions. Each of the Y-line portions can be arranged in parallel with other Y-line portions within a group of the Y-line portions. Also included are memory elements disposed between a subset of the X-lines and the group of the Y-line portions. In some embodiments, a decoder is configured to select a Y-line portion from the group of Y-line portions to access a subset of the memory elements.
摘要:
Embodiments of the invention relate generally to semiconductors and memory technology, and more particularly, to systems, integrated circuits, and methods to generate access signals to facilitate memory operations in scaled arrays of memory elements, such as memory implemented in third dimensional memory technology formed BEOL directly on top of a FEOL substrate that includes data access circuitry. In at least some embodiments, a non-volatile memory device can include a cross-point array having resistive memory elements disposed among word lines and subsets of bit lines, and an access signal generator. The access signal generator can be configured to modify a magnitude of a signal to generate a modified magnitude for the signal to access a resistive memory element associated with a word line and a subset of bit lines. The modified magnitude can be a function of the position of the resistive memory element in the cross-point array.
摘要:
A low read current architecture for memory. Bit lines of a cross point memory array are allowed to be charged by a selected word line until a minimum voltage differential between a memory state and a reference level is assured.
摘要:
Embodiments relate generally to semiconductors and memory technology, and more particularly, to systems, integrated circuits, and methods to implement a memory architecture that includes local bit lines for accessing subsets of memory elements, such as memory elements based on third dimensional memory technology. In at least some embodiments, an integrated circuit includes a cross-point memory array formed above a logic layer. The cross-point memory array includes X-lines and Y-lines, of which at least one Y-line includes groups of Y-line portions. Each of the Y-line portions can be arranged in parallel with other Y-line portions within a group of the Y-line portions. Also included are memory elements disposed between a subset of the X-lines and the group of the Y-line portions. In some embodiments, a decoder is configured to select a Y-line portion from the group of Y-line portions to access a subset of the memory elements.
摘要:
Circuitry and methods for restoring data values in non-volatile memory are disclosed. An integrated circuit includes a memory access circuit and a sensing circuit configured to sense a data signal during a read operation to at least one two-terminal non-volatile cross-point memory array. Each memory array includes a plurality of two-terminal memory cells. A plurality of the memory arrays can be fabricated over the substrate and vertically stacked on one another. Further, the integrated circuit can include a margin manager circuit configured to manage a read margin for the two-terminal memory cells substantially during the read operation, thereby providing for contemporaneous read and margin determination operations. Stored data read from the two-terminal memory cells may have a value of the stored data restored (e.g., re-written to the same cell or another cell) if the value is not associated with a read margin (e.g., a hard programmed or hard erased state).
摘要:
A method and apparatus evaluating base station efficiency in a network. The method may comprises: obtaining, from a plurality of base stations, cell performance measurements, wherein the cell performance measurements include a transmitted carrier power value and a dedicated channel (DCH) power value, generating a plurality of cell efficiency coefficients for each of the plurality of base stations by processing the obtained cell performance measurements, determining if at least one of the plurality of base stations is an inefficient base station from at least one of the plurality of cell efficiency coefficients, and transmitting at least one network modification suggestion, wherein the at least one network modification suggestion is based on the at least one of the plurality of cell efficiency coefficients used in determining the at least one inefficient base station.