-
1.
公开(公告)号:US20150137325A1
公开(公告)日:2015-05-21
申请号:US14329749
申请日:2014-07-11
发明人: Yi-Koan HONG , Byung-Lyul PARK , Ji-Soon PARK , Si-Young CHOI
IPC分类号: H01L23/00 , H01L23/528 , H01L23/522
CPC分类号: H01L23/528 , H01L23/481 , H01L25/0657 , H01L25/50 , H01L2224/05124 , H01L2224/05147 , H01L2224/05166 , H01L2224/05572 , H01L2224/05647 , H01L2224/08146 , H01L2224/80894 , H01L2225/06513 , H01L2225/06541 , H01L2924/12041 , H01L2924/12044 , H01L2924/00 , H01L2224/80001 , H01L2924/00014 , H01L2924/00012
摘要: Provided is a semiconductor device. The semiconductor device includes a passivation layer defining a metal pattern on a first surface of a substrate, an inter-layer insulating layer disposed on a second surface of the substrate, and a piezoelectric pattern formed between the metal pattern and the passivation layer on the first surface of the substrate. A through-silicon-via and/or a pad can be directly bonded to another through-silicon-via and/or another pad by applying pressure only, and without performing a heat process.
摘要翻译: 提供一种半导体器件。 半导体器件包括在衬底的第一表面上限定金属图案的钝化层,设置在衬底的第二表面上的层间绝缘层,以及形成在金属图案和第一钝化层之间的压电图案 基板的表面。 通过硅通孔和/或焊盘可以仅通过施加压力而不进行热处理直接结合到另一个通硅通孔和/或另一焊盘。
-
公开(公告)号:US20160155862A1
公开(公告)日:2016-06-02
申请号:US14956382
申请日:2015-12-01
发明人: Yi-Koan HONG , Yeun-Sang PARK , Byung-Lyul PARK , Joo-Hee JANG
IPC分类号: H01L31/02 , H01L23/00 , H01L31/0232
CPC分类号: H01L31/02005 , H01L24/05 , H01L24/06 , H01L24/29 , H01L24/30 , H01L24/32 , H01L24/80 , H01L24/83 , H01L24/91 , H01L31/02327 , H01L2224/04026 , H01L2224/05547 , H01L2224/05557 , H01L2224/05647 , H01L2224/0603 , H01L2224/06051 , H01L2224/06505 , H01L2224/06517 , H01L2224/08121 , H01L2224/08147 , H01L2224/27416 , H01L2224/27602 , H01L2224/29011 , H01L2224/29013 , H01L2224/29014 , H01L2224/29022 , H01L2224/2929 , H01L2224/30051 , H01L2224/3013 , H01L2224/3014 , H01L2224/3015 , H01L2224/3016 , H01L2224/32147 , H01L2224/80895 , H01L2224/80896 , H01L2224/80903 , H01L2224/83193 , H01L2224/8388 , H01L2924/00014
摘要: In a method for fabricating a semiconductor, a first conductive pattern structure partially protruding upwardly from first insulating interlayer is formed in first insulating interlayer. A first bonding insulation layer pattern covering the protruding portion of first conductive pattern structure is formed on first insulating interlayer. A first adhesive pattern containing a polymer is formed on first bonding insulation layer pattern to fill a first recess formed on first bonding insulation layer pattern. A second bonding insulation layer pattern covering the protruding portion of second conductive pattern structure is formed on second insulating interlayer. A second adhesive pattern containing a polymer is formed on second bonding insulation layer pattern to fill a second recess formed on second bonding insulation layer pattern. The first and second adhesive patterns are melted. The first and second substrates are bonded with each other so that the conductive pattern structures contact each other.
摘要翻译: 在制造半导体的方法中,在第一绝缘中间层中形成从第一绝缘中间层向上部分地突出的第一导电图案结构。 覆盖第一导电图案结构的突出部分的第一接合绝缘层图案形成在第一绝缘中间层上。 在第一接合绝缘层图案上形成含有聚合物的第一粘合剂图案,以填充形成在第一接合绝缘层图案上的第一凹部。 覆盖第二导电图案结构的突出部分的第二接合绝缘层图案形成在第二绝缘中间层上。 在第二接合绝缘层图案上形成含有聚合物的第二粘合剂图案,以填充形成在第二接合绝缘层图案上的第二凹部。 第一和第二粘合剂图案被熔化。 第一和第二基板彼此接合,使得导电图案结构彼此接触。
-
公开(公告)号:US20140162449A1
公开(公告)日:2014-06-12
申请号:US14094963
申请日:2013-12-03
发明人: Jin Ho AN , Byung-Lyul PARK , Soyoung LEE , Gilheyun CHOI
IPC分类号: H01L21/768
CPC分类号: H01L23/5384 , H01L21/76877 , H01L21/76885 , H01L21/76898 , H01L23/481 , H01L24/09 , H01L2224/0401 , H01L2224/08146 , H01L2224/13 , H01L2224/16145 , H01L2924/1305 , H01L2924/13091 , H01L2924/181 , H01L2924/00
摘要: Semiconductor devices, and methods of fabricating a semiconductor device, include forming a via hole through a first surface of a substrate, the via hole being spaced apart from a second surface facing the first surface, forming a first conductive pattern in the via hole, forming an insulating pad layer on the first surface of the substrate, the insulating pad having an opening exposing the first conductive pattern, performing a thermal treatment on the first conductive pattern to form a protrusion protruding from a top surface of the first conductive pattern toward the opening, and then, forming a second conductive pattern in the opening.
摘要翻译: 半导体器件以及制造半导体器件的方法包括:通过基板的第一表面形成通孔,所述通孔与面向第一表面的第二表面间隔开,在通孔中形成第一导电图案,形成 在所述基板的第一表面上的绝缘垫层,所述绝缘垫具有暴露所述第一导电图案的开口,对所述第一导电图案进行热处理,以形成从所述第一导电图案的顶表面朝向所述开口突出的突起 ,然后在开口中形成第二导电图案。
-
公开(公告)号:US20180122721A1
公开(公告)日:2018-05-03
申请号:US15661135
申请日:2017-07-27
发明人: SON-KWAN HWANG , Ho-Jin LEE , Kwang-Jin MOON , Byung-Lyul PARK , Jin-Ho AN , Nae-In LEE
IPC分类号: H01L23/48 , H01L23/485 , H01L21/768 , H01L25/065
CPC分类号: H01L23/481 , H01L21/76898 , H01L23/485 , H01L25/0657 , H01L2224/0401 , H01L2224/05009 , H01L2224/13025 , H01L2224/16146 , H01L2224/16227 , H01L2224/17181 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06565 , H01L2924/15311
摘要: A plug structure of a semiconductor chip includes a substrate, an insulating interlayer disposed on the substrate, wherein the insulating interlayer includes a pad structure disposed therein, a via hole penetrating the substrate and the insulating interlayer, wherein the via hole exposes the pad structure, an insulating pattern formed on an interior surface of the via hole, wherein the insulating pattern includes a burying portion, and the burying portion fills a notch disposed in the substrate at the interior surface of the via hole, and a plug formed on the insulating pattern within the via hole, wherein the plug is electrically connected with the pad structure.
-
公开(公告)号:US20210375725A1
公开(公告)日:2021-12-02
申请号:US17403154
申请日:2021-08-16
发明人: Ju-ll CHOI , Kwang-Jin MOON , Byung-Lyul PARK , Jin-Ho AN , Atsushi FUJISAKI
IPC分类号: H01L23/48 , H01L23/00 , H01L21/768
摘要: A method of manufacturing a semiconductor device is provided. The method includes forming a preliminary via structure through a portion of a substrate; partially removing the substrate to expose a portion of the preliminary via structure; forming a protection layer structure on the substrate to cover the portion of the preliminary via structure that is exposed; partially etching the protection layer structure to form a protection layer pattern structure and to partially expose the preliminary via structure; wet etching the preliminary via structure to form a via structure; and forming a pad structure on the via structure to have a flat top surface.
-
公开(公告)号:US20180119302A1
公开(公告)日:2018-05-03
申请号:US15797472
申请日:2017-10-30
发明人: Dong-Chan LIM , Kwang-Jin MOON , Byung-Lyul PARK , Nae-In LEE , Ho-Jin LEE
IPC分类号: C25D5/00 , C25D7/12 , C25D17/00 , C25D21/12 , H01L21/288 , H01L21/768
CPC分类号: C25D5/006 , C25D7/123 , C25D17/001 , C25D17/005 , C25D21/12 , H01L21/2885 , H01L21/76873 , H01L21/76877
摘要: An electroplating apparatus includes an electroplating bath including an anode installed therein and a plating solution received therein, a substrate holder configured to hold a substrate to be submerged into the plating solution and including a support surrounding the substrate and a cathode on the support to be electrically connected to a periphery of the substrate, a magnetic field generating assembly provided in the support and including at least one electromagnetic coil extending along a circumference of the substrate, and a power supply configured to current to the electromagnetic coil.
-
公开(公告)号:US20140145327A1
公开(公告)日:2014-05-29
申请号:US14060913
申请日:2013-10-23
发明人: Hyung-Jun JEON , Jae-Hyun PHEE , Byung-Lyul PARK , Ji-Soon PARK , Jeong-Gi JIN
IPC分类号: H01L23/00
CPC分类号: H01L24/03 , H01L23/3192 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/14 , H01L2224/03019 , H01L2224/0345 , H01L2224/03612 , H01L2224/03614 , H01L2224/03912 , H01L2224/0401 , H01L2224/05073 , H01L2224/05082 , H01L2224/05124 , H01L2224/05155 , H01L2224/05166 , H01L2224/05171 , H01L2224/05558 , H01L2224/05647 , H01L2224/05655 , H01L2224/10125 , H01L2224/10126 , H01L2224/11462 , H01L2224/11472 , H01L2224/11618 , H01L2224/11849 , H01L2224/11901 , H01L2224/11902 , H01L2224/13006 , H01L2224/13007 , H01L2224/13082 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/13164 , H01L2224/13169 , H01L2224/13294 , H01L2224/133 , H01L2224/13311 , H01L2224/1401 , H01L2224/81191 , H01L2924/00014 , H01L2924/00012 , H01L2924/01029 , H01L2924/01074 , H01L2924/01023 , H01L2224/05147 , H01L2924/014 , H01L2924/01047 , H01L2224/13111
摘要: Semiconductor devices and methods for fabricating the same are provided. For example, the semiconductor device includes a substrate, a first contact pad formed on the substrate, an insulation layer formed on the substrate and including a first opening which exposes the first contact pad, a first bump formed on the first contact pad and electrically connected to the first contact pad, and a reinforcement member formed on the insulation layer and adjacent to a side surface of the first lower bump. The first bump includes a first lower bump and a first upper bump, which are sequentially stacked on the first contact pad.
摘要翻译: 提供半导体器件及其制造方法。 例如,半导体器件包括衬底,形成在衬底上的第一接触焊盘,形成在衬底上并包括暴露第一接触焊盘的第一开口的绝缘层,形成在第一接触焊盘上的电连接 到所述第一接触垫,以及形成在所述绝缘层上并且与所述第一下凸块的侧表面相邻的加强构件。 第一凸块包括顺序堆叠在第一接触垫上的第一下凸块和第一上凸块。
-
公开(公告)号:US20130337647A1
公开(公告)日:2013-12-19
申请号:US13971991
申请日:2013-08-21
发明人: Deok-Young JUNG , Gil-Heyun CHOI , Suk-Chul BANG , Byung-Lyul PARK , Kwang-Jin MOON , Dong-Chan LIM
IPC分类号: H01L21/768
CPC分类号: H01L21/76802 , H01L21/02057 , H01L21/30655 , H01L21/76814 , H01L21/76898
摘要: The methods include forming a semiconductor substrate pattern by etching a semiconductor substrate. The semiconductor pattern has a first via hole that exposes side walls of the semiconductor substrate pattern, and the side walls of the semiconductor substrate pattern exposed by the first via hole have an impurity layer pattern. The methods further include treating upper surfaces of the semiconductor substrate pattern, the treated upper surfaces of the semiconductor substrate pattern being hydrophobic; removing the impurity layer pattern from the side walls of the semiconductor substrate pattern exposed by the first via hole; forming a first insulating layer pattern on the side walls of the semiconductor substrate pattern exposed by the first via hole; and filling a first conductive layer pattern into the first via hole and over the first insulating layer pattern.
摘要翻译: 所述方法包括通过蚀刻半导体衬底形成半导体衬底图案。 半导体图案具有暴露半导体衬底图案的侧壁的第一通孔,并且由第一通孔露出的半导体衬底图案的侧壁具有杂质层图案。 所述方法还包括处理半导体衬底图案的上表面,所处理的半导体衬底图案的上表面是疏水的; 从由第一通孔露出的半导体衬底图案的侧壁去除杂质层图案; 在由第一通孔露出的半导体衬底图案的侧壁上形成第一绝缘层图案; 以及将第一导电层图案填充到第一通孔中并在第一绝缘层图案之上。
-
公开(公告)号:US20130140697A1
公开(公告)日:2013-06-06
申请号:US13685174
申请日:2012-11-26
发明人: Kun-Sang Park , Byung-Lyul PARK , Su-Kyoung KIM , Kwang-Jin MOON , Suk-Chul BANG , Do-Sun LEE , Dong-Chan LIM , Gil-Heyun CHOI
IPC分类号: H01L23/00
CPC分类号: H01L24/28 , H01L23/481 , H01L24/03 , H01L24/05 , H01L24/08 , H01L24/80 , H01L25/0655 , H01L2224/05009 , H01L2224/05026 , H01L2224/05124 , H01L2224/05147 , H01L2224/05166 , H01L2224/05181 , H01L2224/05186 , H01L2224/05547 , H01L2224/0557 , H01L2224/05571 , H01L2224/05572 , H01L2224/05647 , H01L2224/08147 , H01L2224/08148 , H01L2224/0903 , H01L2224/8001 , H01L2224/80203 , H01L2224/80895 , H01L2224/80896 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2924/00014 , H01L2924/15787 , H01L2924/15788 , H01L2924/00012 , H01L2224/05552 , H01L2924/00 , H01L2924/04941 , H01L2924/04953
摘要: Provided are electrode-connecting structures or semiconductor devices, including a lower device including a lower substrate, a lower insulating layer formed on the lower substrate, and a lower electrode structure formed in the lower insulating layer, wherein the lower electrode structure includes a lower electrode barrier layer and a lower metal electrode formed on the lower electrode barrier layer, and an upper device including an upper substrate, an upper insulating layer formed under the upper substrate, and an upper electrode structure formed in the upper insulating layer, wherein the upper electrode structure includes an upper electrode barrier layer extending from the inside of the upper insulating layer under a bottom surface thereof and an upper metal electrode formed on the upper electrode barrier layer. The lower metal electrode is in direct contact with the upper metal electrode.
摘要翻译: 提供了电极连接结构或半导体器件,包括下部器件,包括下部衬底,形成在下部衬底上的下部绝缘层和形成在下部绝缘层中的下部电极结构,其中下部电极结构包括下部电极 阻挡层和形成在下电极阻挡层上的下金属电极,以及上装置,包括上基板,形成在上基板下的上绝缘层和形成在上绝缘层中的上电极结构,上电极 结构包括从其下表面上的上绝缘层的内部延伸的上电极阻挡层和形成在上电极阻挡层上的上金属电极。 下部金属电极与上部金属电极直接接触。
-
-
-
-
-
-
-
-