THERMAL PAD, SEMICONDUCTOR CHIP INCLUDING THE SAME AND METHOD OF MANUFACTURING THE SEMICONDUCTOR CHIP

    公开(公告)号:US20250054916A1

    公开(公告)日:2025-02-13

    申请号:US18931874

    申请日:2024-10-30

    Abstract: A thermal pad of a semiconductor chip, a semiconductor chip including the thermal pad, and a method of manufacturing the semiconductor chip, the thermal pad including a thermal core in a trench at a lower surface of a semiconductor substrate, the thermal core being configured to receive heat generated from a through silicon via (TSV) vertically extending through the semiconductor substrate; a thermal head connected to the thermal core and protruding from the lower surface of the semiconductor substrate, the thermal head being configured to dissipate the heat in the thermal core; a first insulation layer between an inner surface of the trench and the thermal core; and a second insulation layer between the first insulation layer and the thermal core.

    THERMAL PAD, SEMICONDUCTOR CHIP INCLUDING THE SAME AND METHOD OF MANUFACTURING THE SEMICONDUCTOR CHIP

    公开(公告)号:US20230078980A1

    公开(公告)日:2023-03-16

    申请号:US17696989

    申请日:2022-03-17

    Abstract: A thermal pad of a semiconductor chip, a semiconductor chip including the thermal pad, and a method of manufacturing the semiconductor chip, the thermal pad including a thermal core in a trench at a lower surface of a semiconductor substrate, the thermal core being configured to receive heat generated from a through silicon via (TSV) vertically extending through the semiconductor substrate; a thermal head connected to the thermal core and protruding from the lower surface of the semiconductor substrate, the thermal head being configured to dissipate the heat in the thermal core; a first insulation layer between an inner surface of the trench and the thermal core; and a second insulation layer between the first insulation layer and the thermal core.

    DETECTION PAD STRUCTURE FOR ANALYSIS IN A SEMICONDUCTOR DEVICE

    公开(公告)号:US20220326301A1

    公开(公告)日:2022-10-13

    申请号:US17540745

    申请日:2021-12-02

    Abstract: A detection pad structure in a semiconductor device may include a lower wiring on a substrate, an upper wiring on the lower wiring, and a first pad pattern on the upper wiring. The upper wiring may be connected to the lower wiring and include metal patterns and via contacts on the metal patterns that are stacked in a plurality of layers. The first pad pattern may be connected to the upper wiring. A semiconductor device may include an actual upper wiring including actual metal patterns and actual via contacts stacked in a plurality of layers. At least one of the metal patterns of each layer in the upper wiring may have a minimum line width and a minimum space of the metal patterns of each layer in the actual upper wiring. Metal patterns and via contacts of each layer in the upper wiring may be regularly and repeatedly arranged.

Patent Agency Ranking