Semiconductor integrated circuit
    1.
    发明授权
    Semiconductor integrated circuit 有权
    半导体集成电路

    公开(公告)号:US06404056B1

    公开(公告)日:2002-06-11

    申请号:US09313249

    申请日:1999-05-18

    Abstract: On transistors P1, P2, N1 and N2 constituting an NAND gate, a interconnection pattern W of metal having high melting point and aluminum interconnection patterns Al1 and Al2 are stacked. A local line LL for connecting transistors P1, P2, N1 and N2 to each other is formed by the interconnection pattern W of metal having high melting point, signal lines SL and SL′ for signal input/output between the NAND gate and the outside are formed by aluminum interconnection pattern Al1, and power supply lines VL and VL′ for applying power supply potentials Vcc and Vss to the NAND gate are formed by the aluminum interconnection pattern Al2. As compared with the prior art in which the local line LL is formed by the aluminum interconnection pattern Al1, the degree of freedom in layout can be improved and the layout area can be reduced.

    Abstract translation: 在构成NAND门的晶体管P1,P2,N1,N2上,堆叠具有高熔点金属的互连图案W和铝互连图案Al1和Al2。 用于将晶体管P1,P2,N1和N2相互连接的本地线路LL通过具有高熔点金属的互连图案W,在与非门与外部之间的信号输入/输出的信号线SL和SL'形成 由铝互连图案Al1形成,并且用于将电源电位Vcc和Vss施加到NAND门的电源线VL和VL'由铝互连图案Al2形成。 与通过铝互连图案Al1形成局部线LL的现有技术相比,可以提高布局的自由度,并且可以减小布局面积。

    Semiconductor memory device and data transferring structure and method
therein
    3.
    发明授权
    Semiconductor memory device and data transferring structure and method therein 失效
    半导体存储器件及其数据传输结构及方法

    公开(公告)号:US5894440A

    公开(公告)日:1999-04-13

    申请号:US189276

    申请日:1994-01-31

    CPC classification number: G11C7/06 G11C7/1006 G11C7/1039

    Abstract: Each of divided bit line pairs is selectively connected to a sub-input/output line pair through transfer gates. A register is connected to the sub-input/output line pair. Data is transferred through the sub-input/output line pair between the register and a selected bit line pair. A sense amplifier is connected to each of the bit line pairs. Sense amplifiers are independently driven by separate sense amplifier activating signals. Therefore, even if data is transferred to the selected bit line pair from the register, fluctuations in potential on the bit line pair caused in such a case does not affect a sense amplifier activating signal connected to a non-selected bit line pair. As a result, data stored in the non-selected memory cell is prevented from being destroyed.

    Abstract translation: 每个分开的位线对通过传输门选择性地连接到子输入/输出线对。 寄存器连接到子输入/输出线对。 数据通过寄存器和所选位线对之间的子输入/输出线对传输。 读出放大器连接到每个位线对。 感测放大器由独立的读出放大器激活信号驱动。 因此,即使数据从寄存器传送到所选择的位线对,在这种情况下引起的位线对上的电位波动也不影响连接到未选位线对的读出放大器激活信号。 结果,防止存储在未选择的存储单元中的数据被破坏。

    Semiconductor memory device for simple cache system

    公开(公告)号:US5588130A

    公开(公告)日:1996-12-24

    申请号:US283367

    申请日:1994-08-01

    CPC classification number: G06F12/0893 G11C7/1021

    Abstract: A semiconductor memory device comprises a DRAM memory cell array comprising a plurality of dynamic type memory cells arranged in a plurality of rows and columns, and an SRAM memory cell array comprising static type memory cells arranged in a plurality of rows and columns. The DRAM memory cell array is divided into a plurality of blocks each comprising a plurality of columns. The SRAM memory cell array is divided into a plurality of blocks each comprising a plurality of columns, corresponding to the plurality of blocks in the DRAM memory cell array. The SRAM memory cell array is used as a cache memory. At the time of cache hit, data is accessed to the SRAM memory cell array. At the time of cache miss, data is accessed to the DRAM memory cell array. On this occasion, data corresponding to one row in each of the blocks in the DRAM memory cell array is transferred to one row in the corresponding block in the SRAM memory cell array.

    Method and apparatus for driving word line in block access memory
    6.
    发明授权
    Method and apparatus for driving word line in block access memory 失效
    用于在块存取存储器中驱动字线的方法和装置

    公开(公告)号:US5371714A

    公开(公告)日:1994-12-06

    申请号:US26225

    申请日:1993-02-26

    Abstract: In a block access memory in which the memory cell array is divided into a plurality of blocks and data input/output is carried out by block unit, each block is divided into a plurality of subblocks, and the timing of activating the word line and the timing of activating the sense amplifier are made different for each subblock in the block in which the selected word line is included, whereby the peak current associated with the bit line charge/discharge at the time of activating the sense amplifiers is reduced.

    Abstract translation: 在其中存储单元阵列被划分成多个块并且通过块单元执行数据输入/输出的块存取存储器中,每个块被划分成多个子块,并且激活字线和 激活读出放大器的定时对于其中包括所选择的字线的块中的每个子块而言是不同的,从而降低与激活读出放大器时的位线充电/放电相关联的峰值电流。

    Shared-sense amplifier control signal generating circuit in dynamic type
semiconductor memory device and operating method therefor
    7.
    发明授权
    Shared-sense amplifier control signal generating circuit in dynamic type semiconductor memory device and operating method therefor 失效
    动态型半导体存储器件中的共享感放大器控制信号发生电路及其操作方法

    公开(公告)号:US5267214A

    公开(公告)日:1993-11-30

    申请号:US616264

    申请日:1990-11-20

    CPC classification number: G11C11/4091 G11C11/4076

    Abstract: A dynamic random access memory amplifier arrangement includes a sense amplifier band shared between two different memory blocks. In this memory, only sense amplifiers related to a selected memory block are activated. The memory comprises a circuit for boosting a control signal voltage to a switching unit for connecting the selected memory block to the sense amplifiers up to a level higher than a power supply voltage Vcc during the activation of the sense amplifiers, and a circuit for separating a memory block paired with the selected memory block from the activated sense amplifiers during the sensing operation. The memory further comprises a circuit for generating a control signal of the power supply voltage Vcc and connecting all the memory blocks to the corresponding sense amplifiers in a stand-by state wherein a row address strobe signal is inactive. With this arrangement, a highly reliable memory consuming less power can be achieved which ensures data writing and/or rewriting at a full Vcc level.

    Abstract translation: 动态随机存取存储器放大器装置包括在两个不同存储块之间共享的读出放大器带。 在该存储器中,只有与所选存储器块相关的读出放大器被激活。 存储器包括用于将控制信号电压升压到开关单元的电路,用于在感测放大器的激活期间将选择的存储块连接到读出放大器,直到高于电源电压Vcc的电平,以及用于分离 存储块在感测操作期间与所激活的读出放大器与选择的存储块配对。 存储器还包括用于产生电源电压Vcc的控制信号的电路,并且在行地址选通信号无效的待机状态下将所有存储块连接到相应的读出放大器。 通过这种布置,可以实现消耗更少功率的高度可靠的存储器,其确保在完全Vcc级别的数据写入和/或重写。

    Stepdown voltage generator having active mode and standby mode
    8.
    发明授权
    Stepdown voltage generator having active mode and standby mode 失效
    具有主动模式和待机模式的升压电压发生器

    公开(公告)号:US5189316A

    公开(公告)日:1993-02-23

    申请号:US706925

    申请日:1991-05-31

    CPC classification number: G05F1/465 G05F3/24 G11C5/147

    Abstract: In an active mode, a transistor 61 or 63 is turned on, so that a reference voltage generator circuit 1 and an internal voltage correcting circuit 2 are activated. Consequently, an internal voltage V.sub.INT which is stepped down is applied to an internal main circuit 7. Conversely, in a standby mode, a transistor 61 or 63 is turned off, so that the reference voltage generator circuit 1 and the internal voltage correcting circuit 2 are inactivated. Consequently, the current does not flow in the reference voltage generator circuit 1 and the internal voltage correcting circuit 2, resulting in reduction of a consumption power. Simultaneously, a transistor 62 or 64 is turned on, so that a source voltage Ext.Vcc is directly applied to the internal main circuit 7 through the transistor 62 or 23. Thereby, operation conditions of logic circuits in the internal main circuit 7 are maintained.

    Semiconductor memory device having improved memory cells provided with
cylindrical type capacitors
    10.
    发明授权
    Semiconductor memory device having improved memory cells provided with cylindrical type capacitors 失效
    具有改进的存储单元的半导体存储器件设置有圆柱形电容器

    公开(公告)号:US5077688A

    公开(公告)日:1991-12-31

    申请号:US591635

    申请日:1990-10-02

    CPC classification number: G11C11/404 H01L27/10817

    Abstract: A semiconductor memory device having a storage region constituted with the arrangement of a plurality of memory cells on a main surface of a semiconductor substrate. Each memory cell includes a switching element and a passive element for signal retention connected to the switching element, for retaining the electric charges transferred from the switching element. The passive element includes a central electrode having a generally columnar shape provided protruded on the main surface in a first direction away from the main surface, and the fins constituted with a conductor extending in the first direction and protruded from the outer periphery of the central electrode. Owing to the existence of the fins, the surface area of a signal storage electrode of the passive element is increased. In other words, the quantity of electric charges to be stored is increased.

    Abstract translation: 一种半导体存储器件,具有由半导体衬底的主表面上的多个存储单元的配置构成的存储区域。 每个存储单元包括开关元件和用于信号保持的无源元件,连接到开关元件,用于保持从开关元件传递的电荷。 无源元件包括中心电极,该中心电极具有大致圆柱形形状,该主体形状在远离主表面的第一方向上在主表面上突出,并且散热片由沿第一方向延伸并从中心电极的外周突出的导体构成 。 由于鳍的存在,无源元件的信号存储电极的表面积增加。 换句话说,要储存的电荷量增加。

Patent Agency Ranking