-
公开(公告)号:US20220165698A1
公开(公告)日:2022-05-26
申请号:US17401664
申请日:2021-08-13
Applicant: Samsung Electronics Co., Ltd.
Inventor: Dahee Kim , Jeongrim Seo , Gookmi Song
IPC: H01L23/00 , H01L25/10 , H01L23/31 , H01L23/538 , H01L21/48
Abstract: A semiconductor package includes: a redistribution substrate including a connection via and a redistribution layer electrically connected to each other, and a redistribution pad electrically connected to the redistribution layer by the connection via, a space pattern separating at least some of the redistribution pads from each other, a dummy metal pattern at least partially surrounded by the space pattern, and a degassing opening passing through at least one of the redistribution pad and the dummy metal pattern; a connection bump electrically connected to the redistribution pad; and a semiconductor chip on the redistribution substrate and including a connection pad electrically connected to the redistribution layer, the redistribution pad including a plurality of protrusions protruding from the same plane in directions different from each other and having a corner having a rounded shape, and the dummy metal pattern includes branch patterns each extending in directions different from one another.
-
公开(公告)号:US20240404936A1
公开(公告)日:2024-12-05
申请号:US18417921
申请日:2024-01-19
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Gyujin Choi , Dahee Kim , Jae-Ean Lee , Taehoon Lee
IPC: H01L23/498 , H01L23/00 , H01L23/48 , H01L23/528 , H01L25/065
Abstract: A stacked structure includes a lower substrate and a first semiconductor chip stacked on an upper surface of the lower substrate, the lower substrate includes a lower conductor pattern disposed on the upper surface of the lower substrate, the first semiconductor chip may have first and second surfaces facing each other, the second surface of the first semiconductor chip may face the upper surface of the lower substrate, and the first semiconductor chip may include a first conductor pattern disposed on the second surface. The first conductor pattern may be aligned with the lower conductor pattern in a first direction perpendicular to the upper surface of the lower substrate, and the first conductor pattern may be spaced apart from the lower conductor pattern in the first direction.
-
3.
公开(公告)号:US12051350B2
公开(公告)日:2024-07-30
申请号:US17988391
申请日:2022-11-16
Applicant: Samsung Electronics Co., Ltd.
Inventor: Moonsun Kim , Hyoungtak Cho , Dahee Kim , Sukdong Kim , Soohyun Seo , Wonkyu Sung , Yeonggyu Yoon , Changhan Lee , Hyunju Hong
CPC classification number: G09G3/035 , G06F1/1624 , G06F1/1652 , G09G2310/0267 , G09G2310/0275 , G09G2340/0442
Abstract: An electronic device is provided. The electronic device includes a display including a main area, a first sub area extending in a first direction, and a second sub area extending in a second direction perpendicular to the first direction, a display driver integrated circuit (IC) for scanning a scan signal and a data voltage to the display, and a processor operatively connected to the display and the display driver IC, wherein the processor is configured to control the display driver IC to supply the scan signal to at least some areas among the main area, the first sub area, and the second sub area of the display, to control the display driver IC to partially scan a data voltage to an area in which a screen is to be displayed among the main area, the first sub area, and the second sub area.
-
公开(公告)号:US20240387486A1
公开(公告)日:2024-11-21
申请号:US18584905
申请日:2024-02-22
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Dahee Kim , Hongwon Kim , Jae-Ean Lee , Taehoon Lee , Gyujin Choi
IPC: H01L25/16 , H01L23/00 , H01L23/31 , H01L23/48 , H01L23/498
Abstract: An example semiconductor package includes a substrate, a first semiconductor chip mounted on the substrate, a mold layer on the substrate to cover the first semiconductor chip, and outer terminals positioned below the substrate. The substrate includes a first interconnection layer, a second interconnection layer on the first interconnection layer, a passive device mounted on a bottom surface of the second interconnection layer, and a connection member at a side of the passive device and between the first interconnection layer and the second interconnection layer to connect the first interconnection layer to the second interconnection layer. The outer terminals are coupled to a bottom surface of the first interconnection layer, the passive device includes a first pad on a top surface of the passive device, and an interconnection pattern of the second interconnection layer contacts the first pad.
-
公开(公告)号:US20240347487A1
公开(公告)日:2024-10-17
申请号:US18368640
申请日:2023-09-15
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jaeean Lee , Dahee Kim , Taehoon Lee , Gyujin Choi
IPC: H01L23/00 , H01L23/31 , H01L23/498
CPC classification number: H01L24/05 , H01L23/3128 , H01L23/49822 , H01L23/49833 , H01L24/06 , H01L24/08 , H01L23/49838 , H01L24/03 , H01L24/16 , H01L24/32 , H01L24/48 , H01L24/73 , H01L2224/03462 , H01L2224/05548 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/0601 , H01L2224/08225 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/48225 , H01L2224/73265 , H01L2924/1815
Abstract: An upper redistribution wiring layer of a semiconductor package includes a protective layer provided on at least one upper insulating layer and having an opening that exposes at least a portion of an uppermost redistribution wiring among second redistribution wirings, and a bonding pad provided on the uppermost redistribution wiring through the opening. The bonding pad includes a first plating pattern formed on the uppermost redistribution wiring, the first plating pattern including a via pattern provided in the opening and a pad pattern formed on the via pattern to be exposed from the opening, a second plating pattern on the second plating pattern, and a third plating pattern on the second plating pattern.
-
公开(公告)号:US20240063131A1
公开(公告)日:2024-02-22
申请号:US18203239
申请日:2023-05-30
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jaeean Lee , Dahee Kim , Taehoon Lee , Gyujin Choi
IPC: H01L23/538 , H10B80/00 , H01L25/18 , H01L25/00 , H01L23/00
CPC classification number: H01L23/5385 , H10B80/00 , H01L25/18 , H01L25/50 , H01L24/19 , H01L24/20 , H01L24/32 , H01L24/29 , H01L2224/19 , H01L2224/211 , H01L24/16 , H01L2224/16227 , H01L2224/2919 , H01L2224/2929 , H01L2224/29194 , H01L2924/0665 , H01L2224/32225 , H01L24/73 , H01L2224/73204 , H01L24/33 , H01L2224/33181 , H01L2224/73267 , H01L2224/32221 , H01L2924/1431 , H01L2924/1432 , H01L2924/1436 , H01L2924/1437 , H01L2924/1443 , H01L2924/1441 , H01L2924/14335 , H01L23/3128
Abstract: A semiconductor package includes a first substrate having a first surface and a second surface, and having a cavity extending from the first surface to the second surface in a vertical direction, a first chip disposed in the cavity of the first substrate, a redistribution structure on the first surface of the first substrate, a second chip on the redistribution structure, a third chip spaced apart from the second chip in a horizontal direction and disposed on the redistribution structure, and a bridge chip embedded in the redistribution structure, wherein the redistribution structure includes a first redistribution pattern, a second redistribution pattern, and a third redistribution pattern.
-
公开(公告)号:US11894333B2
公开(公告)日:2024-02-06
申请号:US17401664
申请日:2021-08-13
Applicant: Samsung Electronics Co., Ltd.
Inventor: Dahee Kim , Jeongrim Seo , Gookmi Song
IPC: H01L23/31 , H01L23/00 , H01L23/538 , H01L21/48 , H01L25/10
CPC classification number: H01L24/20 , H01L21/4853 , H01L21/4857 , H01L23/3128 , H01L23/5383 , H01L23/5386 , H01L23/5389 , H01L24/19 , H01L25/105 , H01L2224/214 , H01L2224/2105 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058 , H01L2924/3512
Abstract: A semiconductor package includes: a redistribution substrate including a connection via and a redistribution layer electrically connected to each other, and a redistribution pad electrically connected to the redistribution layer by the connection via, a space pattern separating at least some of the redistribution pads from each other, a dummy metal pattern at least partially surrounded by the space pattern, and a degassing opening passing through at least one of the redistribution pad and the dummy metal pattern; a connection bump electrically connected to the redistribution pad; and a semiconductor chip on the redistribution substrate and including a connection pad electrically connected to the redistribution layer, the redistribution pad including a plurality of protrusions protruding from the same plane in directions different from each other and having a corner having a rounded shape, and the dummy metal pattern includes branch patterns each extending in directions different from one another.
-
-
-
-
-
-