Easy color hair Brush
    3.
    发明申请
    Easy color hair Brush 审中-公开
    易色发刷

    公开(公告)号:US20110299909A1

    公开(公告)日:2011-12-08

    申请号:US12859111

    申请日:2010-08-18

    IPC分类号: A46B11/02 A45D19/02

    摘要: Self hair coloring made simple & easy with the new design of the Easy color hair brush. Easy color hair brush has the look & feel of a conventional paddle brush. The head of the color brush is a container to hold one full application with an easy fill cap, the squeezable handle pumps the right amount of hair color with no mess, and each pins at the bottom have 2 holes each at different levels for maximum coverage. The easy color hair brush is easy to clean and is reusable.

    摘要翻译: 自发着色简单易用新设计的易彩色毛刷。 简单的色发刷具有传统桨刷的外观和感觉。 彩色刷头是一个容器,可容纳一个完整的应用程序,一个容易的填充帽,可挤压的手柄泵送适量的头发颜色,没有混乱,每个针脚在底部有两个孔,每个不同的水平,以最大覆盖 。 易于清洁的头发刷容易,可重复使用。

    Method to form a via
    4.
    发明授权
    Method to form a via 有权
    形成通孔的方法

    公开(公告)号:US07932175B2

    公开(公告)日:2011-04-26

    申请号:US11807745

    申请日:2007-05-29

    IPC分类号: H01L21/4763

    CPC分类号: H01L21/76898

    摘要: A method for forming a via, comprising (a) providing a structure comprising a mask (210) disposed on a semiconductor substrate (203), wherein the structure has an opening (215) defined therein which extends through the mask and into the substrate, and wherein the mask comprises a first electrically conductive layer; (b) depositing a second electrically conductive layer (219) such that the second conductive layer is in electrical contact with the first conductive layer, the second conductive layer having a first portion which extends over the surfaces of the opening and a second portion which extends over a portion of the mask adjacent to the opening; (c) removing the second portion of the second conductive layer; and (d) depositing a first metal (221) over the first portion of the second conductive layer.

    摘要翻译: 一种用于形成通孔的方法,包括(a)提供包括设置在半导体衬底(203)上的掩模(210)的结构,其中所述结构具有限定在其中的开口(215),所述开口延伸穿过所述掩模并进入所述衬底, 并且其中所述掩模包括第一导电层; (b)沉积第二导电层(219),使得所述第二导电层与所述第一导电层电接触,所述第二导电层具有在所述开口的表面上延伸的第一部分,所述第二部分延伸 在面罩的与开口相邻的一部分上方; (c)去除第二导电层的第二部分; 和(d)在第二导电层的第一部分上沉积第一金属(221)。

    Method for forming interconnects for 3-D applications
    5.
    发明申请
    Method for forming interconnects for 3-D applications 有权
    用于形成3-D应用的互连的方法

    公开(公告)号:US20080299762A1

    公开(公告)日:2008-12-04

    申请号:US11807777

    申请日:2007-05-29

    IPC分类号: H01L21/4763

    CPC分类号: H01L21/76898

    摘要: A method for forming an interconnect, comprising (a) providing a substrate (203) with a via (205) defined therein; (b) forming a seed layer (211) such that a first portion of the seed layer extends over a surface of the via, and a second portion of the seed layer extends over a portion of the substrate; (c) removing the second portion of the seed layer; and (d) depositing a metal (215) over the first portion of the seed layer by an electroless process.

    摘要翻译: 一种用于形成互连的方法,包括:(a)提供具有在其中限定的通孔(205)的衬底(203); (b)形成晶种层(211),使种子层的第一部分在通孔的表面上延伸,种子层的第二部分延伸到衬底的一部分上; (c)去除种子层的第二部分; 和(d)通过无电解方法在种子层的第一部分上沉积金属(215)。

    Method for forming a capping layer on a semiconductor device
    7.
    发明申请
    Method for forming a capping layer on a semiconductor device 审中-公开
    在半导体器件上形成覆盖层的方法

    公开(公告)号:US20070049008A1

    公开(公告)日:2007-03-01

    申请号:US11215375

    申请日:2005-08-26

    IPC分类号: H01L21/4763

    CPC分类号: H01L21/76849 H01L21/7684

    摘要: A method for making a semiconductor device includes forming a patterned dielectric overlying active circuitry, the patterned dielectric having a plurality of cavities. A diffusion barrier is formed over the patterned dielectric. A conductive layer is formed over the diffusion barrier in the plurality of cavities. The conductive layer is etched back to be below a top surface of the dielectric, forming recessed areas over the conductive layers in the plurality of cavities. The recessed areas are then filled with a capping film. The capping film and the diffusion barrier are removed to provide a relatively smooth planarized surface. Providing a relatively smooth planarized surface reduces leakage currents between conductors.

    摘要翻译: 制造半导体器件的方法包括形成覆盖有源电路的图案化电介质,所述图案化电介质具有多个空腔。 在图案化电介质上形成扩散阻挡层。 在多个空腔中的扩散阻挡层上形成导电层。 导电层被回蚀刻到电介质的顶表面之下,在多个空腔中的导电层上形成凹陷区域。 然后用封盖膜填充凹进的区域。 去除覆盖膜和扩散阻挡层以提供相对光滑的平坦化表面。 提供相对平滑的平坦化表面减少导体之间的漏电流。