SEMICONDUCTOR DEVICES HAVING METAL GATE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICES HAVING METAL GATE
    16.
    发明申请
    SEMICONDUCTOR DEVICES HAVING METAL GATE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICES HAVING METAL GATE 有权
    具有金属门的半导体器件和用于制造具有金属栅的半导体器件的方法

    公开(公告)号:US20170062282A1

    公开(公告)日:2017-03-02

    申请号:US15352605

    申请日:2016-11-16

    Abstract: A method for manufacturing semiconductor devices having metal gate includes follow steps. A substrate including a plurality of isolation structures is provided. A first nFET device and a second nFET device are formed on the substrate. The first nFET device includes a first gate trench and the second nFET includes a second gate trench. A third bottom barrier layer is formed in the first gate trench and a third p-work function metal layer is formed in the second gate trench, simultaneously. The third bottom barrier layer and the third p-work function metal layer include a same material. An n-work function metal layer is formed in the first gate trench and the second gate trench. The n-work function metal layer in the first gate trench directly contacts the third bottom barrier layer, and the n-work function metal layer in the second gate trench directly contacts the third p-work function metal layer.

    Abstract translation: 具有金属栅极的半导体器件的制造方法包括以下步骤。 提供了包括多个隔离结构的基板。 第一nFET器件和第二nFET器件形成在衬底上。 第一nFET器件包括第一栅极沟槽,第二nFET包括第二栅极沟槽。 在第一栅极沟槽中形成第三底部阻挡层,同时在第二栅极沟槽中形成第三p功函数金属层。 第三底部阻挡层和第三p功函数金属层包括相同的材料。 在第一栅极沟槽和第二栅极沟槽中形成n功函数金属层。 第一栅极沟槽中的n功函数金属层直接接触第三底部势垒层,并且第二栅极沟槽中的n功函数金属层直接接触第三p功函数金属层。

    MANUFACTURING METHOD OF A SEMICONDUCTOR STRUCTURE
    19.
    发明申请
    MANUFACTURING METHOD OF A SEMICONDUCTOR STRUCTURE 有权
    半导体结构的制造方法

    公开(公告)号:US20160104647A1

    公开(公告)日:2016-04-14

    申请号:US14539225

    申请日:2014-11-12

    Abstract: A manufacturing method of a semiconductor structure is provided. The manufacturing method includes the following steps. A substrate is provided. A fin structure and an inter-layer dielectric layer are formed on the substrate. A plurality of gate structures is formed on the substrate. A cap layer is formed on the gate structures. A hard mask is formed on the cap layer. A first patterned photoresist layer covering the gate structures is formed on the hard mask. The hard mask is etched and patterned to form a patterned hard mask, such that the patterned hard mask covers the gate structures. A second patterned photoresist layer including a plurality of openings corresponding to the fin structure is formed on the patterned hard mask. The cap layer and the inter-layer dielectric layer are etched to form a plurality of first trenches exposing part of the fin structure.

    Abstract translation: 提供一种半导体结构的制造方法。 该制造方法包括以下步骤。 提供基板。 在基板上形成翅片结构和层间电介质层。 在基板上形成多个栅极结构。 在栅极结构上形成盖层。 在盖层上形成硬掩模。 在硬掩模上形成覆盖栅极结构的第一图案化光致抗蚀剂层。 硬掩模被蚀刻和图案化以形成图案化的硬掩模,使得图案化的硬掩模覆盖栅极结构。 在图案化的硬掩模上形成包括对应于鳍结构的多个开口的第二图案化光致抗蚀剂层。 蚀刻覆盖层和层间电介质层以形成暴露鳍结构的一部分的多个第一沟槽。

Patent Agency Ranking