SEMICONDUCTOR DEVICE FOR IMPROVING DEVICE CHARACTERISTICS

    公开(公告)号:US20200035541A1

    公开(公告)日:2020-01-30

    申请号:US16258815

    申请日:2019-01-28

    Abstract: A semiconductor device includes: a substrate having active regions defined by a device isolation region; a conductive line extending in a direction on the active regions; insulating liners on both sidewalls of a lower portion of the conductive line that contacts with the active regions; spacers that are apart from the insulating liners in a direction perpendicular to a surface of the substrate and sequentially formed on both sidewalls of an upper portion of the conductive line; a blocking layer arranged at a spacing between a spacer located in the middle of the spacers and the insulating liners and in a recess portion recessed from one end of the spacer located in the middle of the spacers toward the conductive line; and conductive patterns arranged on the active regions on both sides of the spacers.

    SEMICONDUCTOR DEVICE INCLUDING LANDING PAD
    3.
    发明申请

    公开(公告)号:US20160358850A1

    公开(公告)日:2016-12-08

    申请号:US15240156

    申请日:2016-08-18

    Abstract: A semiconductor device includes conductive lines spaced from a substrate, and an insulating spacer structure between the conductive lines and defining a contact hole. The insulating spacer structure is adjacent a side wall of at least one of the conductive lines. The device also includes an insulating pattern on the conductive lines and insulating spacer structure, and another insulating pattern defining a landing pad hole connected to the contact hole. A contact plug is formed in the contact hole and connects to the active area. A landing pad is formed in the landing pad hole and connects to the contact plug. The landing pad vertically overlaps one of the pair of conductive line structures.

    SEMICONDUCTOR DEVICE INCLUDING LANDING PAD
    4.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING LANDING PAD 有权
    半导体器件,包括着陆垫

    公开(公告)号:US20150214291A1

    公开(公告)日:2015-07-30

    申请号:US14606245

    申请日:2015-01-27

    Abstract: A semiconductor device includes conductive lines spaced from a substrate, and an insulating spacer structure between the conductive lines and defining a contact hole. The insulating spacer structure is adjacent a side wall of at least one of the conductive lines. The device also includes an insulating pattern on the conductive lines and insulating spacer structure, and another insulating pattern defining a landing pad hole connected to the contact hole. A contact plug is formed in the contact hole and connects to the active area. A landing pad is formed in the landing pad hole and connects to the contact plug. The landing pad vertically overlaps one of the pair of conductive line structures.

    Abstract translation: 半导体器件包括与衬底间隔开的导线,以及在导线之间的绝缘间隔结构,并限定接触孔。 绝缘间隔物结构邻近至少一条导电线的侧壁。 该装置还包括导电线上的绝缘图案和绝缘间隔结构,以及限定连接到接触孔的着陆焊盘孔的另一绝缘图案。 接触插塞形成在接触孔中并且连接到有源区域。 着陆垫形成在着陆垫孔中并连接到接触塞。 着陆垫垂直地重叠一对导线结构之一。

    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
    5.
    发明申请
    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE 有权
    制造半导体器件的方法

    公开(公告)号:US20150132943A1

    公开(公告)日:2015-05-14

    申请号:US14539558

    申请日:2014-11-12

    Abstract: Provided is a method of manufacturing a semiconductor device. The method includes forming isolated contact filling portions and an etch control portion, the isolated contact filling portions filling contact holes defined in a support layer and are spaced apart from each other in a first direction and a second direction perpendicular to the first direction and the etch control layer surrounding the isolated contact filling portions, forming an interconnection layer on the isolated contact filling portions and the etch control portion, and forming interconnection patterns by photo-etching the interconnection layer, the isolated contact patterns, and the etch control portion, the interconnection patterns being relatively narrow in the first direction and relatively wide in the second direction.

    Abstract translation: 提供一种制造半导体器件的方法。 该方法包括形成隔离的接触填充部分和蚀刻控制部分,隔离的接触填充部分填充限定在支撑层中的接触孔,并且在垂直于第一方向的第一方向和第二方向彼此间隔开,并且蚀刻 围绕隔离的接触填充部分的控制层,在隔离的接触填充部分和蚀刻控制部分上形成互连层,以及通过光刻蚀互连层,隔离接触图案和蚀刻控制部分形成互连图案, 图案在第一方向上相对较窄并且在第二方向上相对较宽。

    INTEGRATED CIRCUIT DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20200243532A1

    公开(公告)日:2020-07-30

    申请号:US16851957

    申请日:2020-04-17

    Abstract: An integrated circuit device may include a support pattern over a substrate, a lower electrode pattern and a dielectric structure over the substrate, and an upper electrode structure on the dielectric structure. The support pattern may include a first support structure extending in a vertical direction. The lower electrode pattern may be between the support pattern and the dielectric structure. The lower electrode pattern may include a first group of N (e.g., an integer of 4 or more) lower electrodes that are spaced apart from each other and may extend in the vertical direction to a first level above the substrate. The dielectric structure may include a first dielectric protrusion that extends in the vertical direction and surrounds the first support structure and the first group of N lower electrodes. The upper electrode structure may include a first upper electrode protrusion that surrounds the first dielectric protrusion.

    SEMICONDUCTOR DEVICES INCLUDING CONDUCTIVE PLUG
    8.
    发明申请
    SEMICONDUCTOR DEVICES INCLUDING CONDUCTIVE PLUG 有权
    包括导电插片的半导体器件

    公开(公告)号:US20140252440A1

    公开(公告)日:2014-09-11

    申请号:US14175305

    申请日:2014-02-07

    Abstract: Semiconductor devices include a substrate having a target connection region; a conductive line having a first side wall spaced apart from the substrate by at least an insulating layer, and a conductive plug structure electrically connecting the conductive line to the target connection region, wherein the conductive plug includes a first conductive plug having a first side wall, a bottom surface contacting the target connection region of the substrate, and a second side wall facing the first side wall of the conductive line, and a second conductive plug between the conductive line and the first conductive plug. The second conductive plug contacts both the first side wall of the conductive line and the second side wall of the first conductive plug.

    Abstract translation: 半导体器件包括具有目标连接区域的衬底; 导电线,其具有通过至少绝缘层与衬底间隔开的第一侧壁和将导电线电连接到目标连接区域的导电插塞结构,其中导电插塞包括第一导电插塞,第一导电插塞具有第一侧壁 ,与基板的目标连接区域接触的底表面和面对导电线的第一侧壁的第二侧壁,以及在导线和第一导电塞之间的第二导电塞。 第二导电插头接触导电线的第一侧壁和第一导电插塞的第二侧壁。

    SEMICONDUCTOR DEVICE HAVING VERTICAL CHANNEL TRANSISTOR AND METHODS OF FABRICATING THE SAME
    9.
    发明申请
    SEMICONDUCTOR DEVICE HAVING VERTICAL CHANNEL TRANSISTOR AND METHODS OF FABRICATING THE SAME 有权
    具有垂直通道晶体管的半导体器件及其制造方法

    公开(公告)号:US20130113029A1

    公开(公告)日:2013-05-09

    申请号:US13724799

    申请日:2012-12-21

    Abstract: A semiconductor memory device includes a first pair of pillars extending from a substrate to form vertical channel regions, the first pair of pillars having a first pillar and a second pillar adjacent to each other, the first pillar and the second pillar arranged in a first direction, a first bit line disposed on a bottom surface of a first trench formed betweenthe first pair of pillars, the first bit line extending in a second direction that is substantially perpendicular to the first direction, a first contact gate disposed on a first surface of the first pillar with a first gate insulating layer therebetween, a second contact gate disposed on a first surface of the second pillar with a second gate insulating layer therebetween, the first surface of the first pillar and the first surface of the second pillar face opposite directions, and a first word line disposed on the first contact gate and a second word line disposed on the second contact gate, the word lines extending in the first direction.

    Abstract translation: 半导体存储器件包括从衬底延伸以形成垂直沟道区的第一对柱,所述第一对柱具有彼此相邻的第一柱和第二柱,所述第一柱和第二柱以第一方向 ,设置在形成在所述第一对柱之间的第一沟槽的底表面上的第一位线,所述第一位线在基本上垂直于所述第一方向的第二方向上延伸;第一接触栅极,设置在第一表面上, 所述第一支柱具有第一栅极绝缘层,第二触点栅极,设置在所述第二支柱的第一表面上,第二栅极绝缘层之间具有第二栅极绝缘层,所述第一支柱的第一表面和所述第二支柱的第一表面面向相反方向 以及设置在第一接触栅极上的第一字线和设置在第二接触栅极上的第二字线,在fi 第一个方向。

Patent Agency Ranking