-
公开(公告)号:US12269753B2
公开(公告)日:2025-04-08
申请号:US18356287
申请日:2023-07-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Giyoung Jo , Chan Kwak , Hyungjun Kim , Euncheol Do , Hyeoncheol Park , Changsoo Lee
IPC: C01G33/00 , C01G35/00 , C04B35/626 , C04B35/645 , H01G4/12 , H01L49/02 , H10B12/00
Abstract: A ternary paraelectric having a Cc structure and a method of manufacturing the same are provided. The ternary paraelectric having a Cc structure includes a material having a chemical formula of A2B4O11 that has a monoclinic system, is a space group No. 9, and has a dielectric constant of 150 to 250, wherein “A” is a Group 1 element, and “B” is a Group 5 element. “A” may include one of Na, K, Li and Rb. “B” may include one of Nb, V, and Ta. The A2B4O11 material may be Na2Nb4O11 in which bandgap energy thereof is greater than that of STO. The A2B4O11 material may have relative density that is greater than 90% or more.
-
公开(公告)号:US12125524B2
公开(公告)日:2024-10-22
申请号:US18303309
申请日:2023-04-19
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jinseok Kim , Yulhwa Kim , Jae-Joon Kim , Hyungjun Kim
IPC: G11C11/412 , G06N3/08 , G11C11/418 , G11C11/419
CPC classification number: G11C11/412 , G06N3/08 , G11C11/418 , G11C11/419
Abstract: Disclosed are a first memory cell, a second memory cell, and a summing circuit. The first memory cell outputs only one of a first voltage through a first bit line and a second voltage through a second bit line, based on first input data received through a first word line and a second word line and a first weight. The second memory cell outputs only one of a third voltage through the first bit line and a fourth voltage through the second bit line, based on second input data received through a third word line and a fourth word line and a second weight; and the summing circuit generates an output voltage having a level corresponding to a sum of a level of a voltage received through the first bit line and a level of a voltage received through the second bit line.
-
公开(公告)号:US20240268138A1
公开(公告)日:2024-08-08
申请号:US18390268
申请日:2023-12-20
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sunghun Lee , Taekjung Kim , Hyungjun Kim , Banglin Lee , Shingo ISHIHARA , Yong Joo Lee , Yasushi KOISHIKAWA , Youngki Hong
CPC classification number: H10K50/12 , H10K50/15 , H10K50/16 , H10K50/171 , H10K50/181 , H10K2101/10
Abstract: A light-emitting device and an electronic apparatus including the same. The light-emitting device includes a first electrode, a second electrode facing the first electrode, and an interlayer arranged between the first electrode and the second electrode, the interlayer includes a first emission layer and a second emission layer, the first emission layer includes a first host and a first dopant capable of emitting a first light, the first host includes m1 hosts, m1 is an integer of 1 or more, and when m1 is 2 or more, two or more hosts are present in the first emission layer and are different from the other, the second emission layer includes a second host and a second dopant capable of emitting a second light, the second host includes m2 hosts, m2 is an integer of 1 or more, and when m2 is 2 or more, two or more hosts are present in the second emission layer and are different from the other, the first dopant includes a first transition metal, the second dopant includes a second transition metal different from the first transition metal, and Expression 1 and Expression 2 are satisfied and provided in the present specification.
-
公开(公告)号:US20240251583A1
公开(公告)日:2024-07-25
申请号:US18390377
申请日:2023-12-20
Applicant: Samsung Electronics Co., Ltd.
Inventor: Sunghun Lee , Byungjoon Kang , Seungyeon Kwak , Sungmin Kim , Hyungjun Kim , Minhan Lee , Hongsoo Lee , Kyuyoung Hwang
CPC classification number: H10K50/121 , C09K11/06 , H10K50/16 , H10K85/342 , H10K85/346 , H10K85/6572 , H10K85/658 , H10K2101/90
Abstract: A light-emitting device and an electronic apparatus including the light-emitting device. The light-emitting device includes a first electrode, a second electrode, and an interlayer arranged between the first electrode and the second electrode, the interlayer includes an emission layer, the emission layer includes one or more m1 hosts, a sensitizer, and a fluorescent emitter, where m1 is an integer of 1 or more, and when m1 is 2 or more, the two or more hosts are each different from the other, the one or more m1 hosts, the sensitizer, and the fluorescent emitter are different from each other, and Expression 1 is satisfied.
0
debye
≤
❘
"\[LeftBracketingBar]"
PDM
(
S
)
-
PDM
(
H
)
❘
"\[RightBracketingBar]"
≤
3
debye
Expression
1
Expression 1 is the same as described in the present specification.-
5.
公开(公告)号:US20240057347A1
公开(公告)日:2024-02-15
申请号:US18348846
申请日:2023-07-07
Inventor: Wooyoung YANG , Hyungjun Kim , Hajun Sung , Kiyeon Yang , Changseung Lee , Changyup Park , Seung-min Chung , Sangyoon Lee , Inkyu Sohn
CPC classification number: H10B63/10 , H10N70/231 , H10N70/8822 , H10N70/826 , H10N70/828 , H10B63/20 , H10N70/023 , H10N70/8825
Abstract: A memory element includes a substrate, a first electrode formed on the substrate, a phase-change heterolayer formed on the first electrode and electrically connected to the first electrode, and a second electrode formed on the phase-change heterolayer, wherein the phase-change heterolayer includes one or more confinement material layers and one or more phase-change material layers, and the confinement material layer includes a metal chalcogenide film.
-
公开(公告)号:US11823838B2
公开(公告)日:2023-11-21
申请号:US15908229
申请日:2018-02-28
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Doh Won Jung , Jong Wook Roh , Daejin Yang , Chan Kwak , Hyungjun Kim , Woojin Lee
IPC: H01G4/12 , H01G4/30 , C01G33/00 , C04B35/495 , H01G4/33 , C04B35/468 , H01G4/232 , H01G4/242
CPC classification number: H01G4/1281 , C01G33/006 , C04B35/4682 , C04B35/495 , H01G4/1218 , H01G4/1227 , H01G4/1236 , H01G4/30 , H01G4/33 , C01P2002/34 , C01P2002/50 , C01P2002/72 , C01P2002/78 , C01P2004/03 , C01P2004/24 , C01P2006/40 , C04B2235/3201 , C04B2235/3208 , C04B2235/3213 , C04B2235/3215 , C04B2235/3227 , C04B2235/3255 , C04B2235/5292 , C04B2235/768 , C04B2235/80 , C04B2235/85 , H01G4/232 , H01G4/242
Abstract: A two-dimensional perovskite material, a dielectric material including the same, and a multi-layered capacitor. The two-dimensional perovskite material includes a layered metal oxide including a first layer having a positive charge and a second layer having a negative charge which are laminated, a monolayer nanosheet exfoliated from the layered metal oxide, a nanosheet laminate of a plurality of the monolayer nanosheets, or a combination thereof, wherein the two-dimensional perovskite material a first phase having a two-dimensional crystal structure is included in an amount of greater than or equal to about 80 volume %, based on 100 volume % of the two-dimensional perovskite material, and the two-dimensional perovskite material is represented by Chemical Formula 1.
-
公开(公告)号:US11790985B2
公开(公告)日:2023-10-17
申请号:US17723358
申请日:2022-04-18
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jinseok Kim , Yulhwa Kim , Jae-Joon Kim , Hyungjun Kim
IPC: G11C11/412 , G11C11/418 , G11C11/419 , G06N3/08
CPC classification number: G11C11/412 , G06N3/08 , G11C11/418 , G11C11/419
Abstract: Disclosed are a first memory cell, a second memory cell, and an amplification circuit. The first memory cell outputs a first voltage through a first bit line or a second voltage through a second bit line, based on first input data received through a first word line and a second word line and a first weight. The second memory cell outputs a third voltage through the first bit line or a fourth voltage through the second bit line, based on second input data received through a third word line and a fourth word line and a second weight. The amplification circuit generates an output voltage having a level corresponding to a sum of a level of a voltage received through the first bit line and a level of a voltage received through the second bit line.
-
公开(公告)号:US11755897B2
公开(公告)日:2023-09-12
申请号:US18094351
申请日:2023-01-07
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jae-Joon Kim , Hyungjun Kim , Yulhwa Kim
CPC classification number: G06N3/063 , G06N3/04 , G11C11/54 , G11C13/004 , G11C13/0069
Abstract: Provided is an artificial neural network circuit including unit weight memory cells including weight memory devices configured to store weight data and weight pass transistors, unit threshold memory cells including a threshold memory device programmed to store a threshold and a threshold pass transistor, a weight-threshold column in which the plurality of unit weight memory cells and the plurality of unit threshold memory cells are connected, and a sense amplifier configured to receive an output signal of the weight-threshold column as an input and receive a reference voltage as another input.
-
公开(公告)号:US11664414B2
公开(公告)日:2023-05-30
申请号:US17148787
申请日:2021-01-14
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyungjun Kim , Doh Won Jung , Chan Kwak , Ki Hong Kim , Daejin Yang , Chang Soo Lee
IPC: H01L49/02 , B32B18/00 , H01G4/33 , C04B35/495 , H01G4/10
Abstract: A stacked structure including: a single crystal substrate and, single crystal material on the single crystal substrate, wherein the single crystal material has a same crystallographic orientation as a crystallographic orientation of the single crystal substrate. Also a method of forming the stacked structure, a ceramic electronic component, and a device.
-
公开(公告)号:US11580368B2
公开(公告)日:2023-02-14
申请号:US16687599
申请日:2019-11-18
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jae-Joon Kim , Hyungjun Kim , Yulhwa Kim
Abstract: Provided is an artificial neural network circuit including unit weight memory cells including weight memory devices configured to store weight data and weight pass transistors, unit threshold memory cells including a threshold memory device programmed to store a threshold and a threshold pass transistor, a weight-threshold column in which the plurality of unit weight memory cells and the plurality of unit threshold memory cells are connected, and a sense amplifier configured to receive an output signal of the weight-threshold column as an input and receive a reference voltage as another input.
-
-
-
-
-
-
-
-
-