MEMS structures and methods for forming the same
    1.
    发明授权
    MEMS structures and methods for forming the same 有权
    MEMS结构及其形成方法

    公开(公告)号:US08836055B2

    公开(公告)日:2014-09-16

    申请号:US13250078

    申请日:2011-09-30

    CPC classification number: H01G5/18 B81B3/001 B81B2201/0221 H01L28/60

    Abstract: A device includes a micro-electro-mechanical system (MEMS) device, which includes a movable element and a fixed element. The movable element and the fixed element form two capacitor plates of a capacitor, with an air-gap between the movable element and the fixed element acting as a capacitor insulator of the capacitor. At least one of the movable element and the fixed element has a rugged surface.

    Abstract translation: 一种装置包括微电子机械系统(MEMS)装置,其包括可移动元件和固定元件。 可移动元件和固定元件形成电容器的两个电容器板,可动元件和固定元件之间的气隙用作电容器的电容器绝缘体。 可移动元件和固定元件中的至少一个具有粗糙的表面。

    MEMS Structures and Methods for Forming the Same
    2.
    发明申请
    MEMS Structures and Methods for Forming the Same 有权
    MEMS结构及其形成方法

    公开(公告)号:US20130082338A1

    公开(公告)日:2013-04-04

    申请号:US13250078

    申请日:2011-09-30

    CPC classification number: H01G5/18 B81B3/001 B81B2201/0221 H01L28/60

    Abstract: A device includes a micro-electro-mechanical system (MEMS) device, which includes a movable element and a fixed element. The movable element and the fixed element form two capacitor plates of a capacitor, with an air-gap between the movable element and the fixed element acting as a capacitor insulator of the capacitor. At least one of the movable element and the fixed element has a rugged surface.

    Abstract translation: 一种装置包括微电子机械系统(MEMS)装置,其包括可移动元件和固定元件。 可移动元件和固定元件形成电容器的两个电容器板,可动元件和固定元件之间的气隙用作电容器的电容器绝缘体。 可移动元件和固定元件中的至少一个具有粗糙的表面。

    Methods of bonding caps for MEMS devices
    3.
    发明授权
    Methods of bonding caps for MEMS devices 有权
    MEMS器件封装方法

    公开(公告)号:US08790946B2

    公开(公告)日:2014-07-29

    申请号:US13365043

    申请日:2012-02-02

    CPC classification number: B23K20/002 B23K20/023

    Abstract: A method includes bonding a first bond layer to a second bond layer through eutectic bonding. The step of bonding includes heating the first bond layer and the second bond layer to a temperature higher than a eutectic temperature of the first bond layer and the second bond layer, and performing a pumping cycle. The pumping cycle includes applying a first force to press the first bond layer and the second bond layer against each other. After the step of applying the first force, a second force lower than the first force is applied to press the first bond layer and the second bond layer against each other. After the step of applying the second force, a third force higher than the second force is applied to press the first bond layer and the second bond layer against each other.

    Abstract translation: 一种方法包括通过共晶接合将第一接合层结合到第二接合层。 接合步骤包括将第一接合层和第二接合层加热至高于第一接合层和第二接合层的共晶温度的温度,并进行泵送循环。 泵送循环包括施加第一力以将第一接合层和第二接合层相互挤压。 在施加第一力的步骤之后,施加比第一力小的第二力以将第一接合层和第二接合层相互挤压。 在施加第二力的步骤之后,施加比第二力高的第三力以将第一接合层和第二接合层相互挤压。

    Semiconductor having a high aspect ratio via
    6.
    发明授权
    Semiconductor having a high aspect ratio via 有权
    具有高纵横比的半导体

    公开(公告)号:US08207595B2

    公开(公告)日:2012-06-26

    申请号:US12898408

    申请日:2010-10-05

    Abstract: A semiconductor device includes a substrate wafer, a dielectric layer overlying the substrate wafer, a patterned conductor layer in the dielectric layer, and a first barrier layer overlying the conductor layer. A silicon top wafer is bonded to the dielectric layer. A via is formed through the top wafer and a portion of the dielectric layer to the first barrier layer. A sidewall dielectric layer is formed along inner walls of the via, adjacent the top wafer to a distance below an upper surface of the top wafer, forming a sidewall dielectric layer shoulder. A sidewall barrier layer is formed inward of the sidewall dielectric layer, lining the via from the first barrier layer to the upper surface of the top wafer. A conductive layer fills the via and a top barrier layer is formed on the conductive layer, the sidewall barrier layer, and the top wafer.

    Abstract translation: 半导体器件包括衬底晶片,覆盖衬底晶片的电介质层,电介质层中的图案化导体层和覆盖导体层的第一势垒层。 硅顶片结合到电介质层。 通孔通过顶部晶片和介电层的一部分形成到第一阻挡层。 侧壁电介质层沿通孔的内壁形成,与顶部晶片相邻,距离顶部晶片的上表面一定距离,形成侧壁电介质层的肩部。 在侧壁电介质层的内侧形成侧壁阻挡层,将通孔从第一阻挡层衬套到顶部晶片的上表面。 导电层填充通孔,并且在导电层,侧壁阻挡层和顶部晶片上形成顶部阻挡层。

    Magnetic memory cells and manufacturing methods
    8.
    发明申请
    Magnetic memory cells and manufacturing methods 有权
    磁记忆体和制造方法

    公开(公告)号:US20070096230A1

    公开(公告)日:2007-05-03

    申请号:US11610760

    申请日:2006-12-14

    CPC classification number: H01L43/12 H01L27/228

    Abstract: An improved magnetoresistive memory device has a reduced distance between the magnetic memory element and a conductive memory line used for writing to the magnetic memory element. The reduced distance is facilitated by forming the improved magnetoresistive memory device according to a method that includes forming a mask over the magnetoresistive memory element and forming an insulating layer over the mask layer, then removing portions of the insulating layer using a planarization process. A conductive via can then be formed in the mask layer, for example using a damascene process. The conductive memory line can then be formed over the mask layer and conductive via.

    Abstract translation: 改进的磁阻存储器件具有减小的磁存储元件与用于写入磁存储器元件的导电存储器线之间的距离。 通过根据包括在磁阻存储元件上形成掩模并在掩模层上形成绝缘层,然后使用平坦化处理去除绝缘层的部分的方法,通过形成改进的磁阻存储器件来简化缩短的距离。 然后可以在掩模层中形成导电通孔,例如使用镶嵌工艺。 然后可以在掩模层和导电通孔上形成导电存储器线。

Patent Agency Ranking