-
公开(公告)号:US20190311966A1
公开(公告)日:2019-10-10
申请号:US16379289
申请日:2019-04-09
Applicant: Infineon Technologies AG
Inventor: Jens Peter Konrath , Wolfgang Bergner , Romain Esteve , Richard Gaisberger , Florian Grasse , Jochen Hilsenbeck , Ravi Keshav Joshi , Stefan Kramp , Stefan Krivec , Grzegorz Lupina , Hiroshi Narahashi , Andreas Voerckel , Stefan Woehlert
IPC: H01L23/31 , H01L23/29 , H01L23/532 , H01L29/16 , H01L29/861 , H01L29/78 , H01L21/768 , H01L21/56
Abstract: A semiconductor device includes a contact metallization layer arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, and an organic passivation layer. The organic passivation layer is located between the contact metallization layer and the inorganic passivation structure, and located vertically closer to the semiconductor substrate than a part of the organic passivation layer located on top of the inorganic passivation structure.
-
公开(公告)号:US20210118986A1
公开(公告)日:2021-04-22
申请号:US17111551
申请日:2020-12-04
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Paul Ellinghaus , Rudolf Elpelt , Romain Esteve , Florian Grasse , Caspar Leendertz , Shiqin Niu , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: H01L29/06 , H01L29/16 , H01L21/265 , H01L29/423 , H01L29/66 , H01L27/088
Abstract: A semiconductor device includes gate trenches formed in a SiC substrate and extending lengthwise in parallel in a first direction. A trench interval which defines a space between adjacent gate trenches extends in a second direction perpendicular to the first direction. Source regions of a first conductivity type formed in the SiC substrate occupy a first part of the space between adjacent gate trenches. Body regions of a second conductivity type opposite the first conductivity type formed in the SiC substrate and below the source regions occupy a second part of the space between adjacent gate trenches. Body contact regions of the second conductivity type formed in the SiC substrate occupy a third part of the space between adjacent gate trenches. Shielding regions of the second conductivity type formed deeper in the SiC substrate than the body regions adjoin a bottom of at least some of the gate trenches.
-
公开(公告)号:US11217500B2
公开(公告)日:2022-01-04
申请号:US16379289
申请日:2019-04-09
Applicant: Infineon Technologies AG
Inventor: Jens Peter Konrath , Wolfgang Bergner , Romain Esteve , Richard Gaisberger , Florian Grasse , Jochen Hilsenbeck , Ravi Keshav Joshi , Stefan Kramp , Stefan Krivec , Grzegorz Lupina , Hiroshi Narahashi , Andreas Voerckel , Stefan Woehlert
IPC: H01L23/31 , H01L23/29 , H01L21/56 , H01L29/16 , H01L29/861 , H01L29/78 , H01L21/768 , H01L23/532
Abstract: A semiconductor device includes a contact metallization layer arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, and an organic passivation layer. The organic passivation layer is located between the contact metallization layer and the inorganic passivation structure, and located vertically closer to the semiconductor substrate than a part of the organic passivation layer located on top of the inorganic passivation structure.
-
公开(公告)号:US10886370B2
公开(公告)日:2021-01-05
申请号:US16669742
申请日:2019-10-31
Applicant: Infineon Technologies AG
Inventor: Florian Grasse , Axel Sascha Baier , Wolfgang Bergner , Barbara Englert , Christian Strenger
Abstract: A silicon carbide body includes a drift structure having a first conductivity type, a body region, and a shielding region. The body and shielding regions, of a second conductivity type, are located between the drift structure and a first surface of the silicon carbide body. First and second trench gate stripes extend into the silicon carbide body. The body region is in contact with a first sidewall of the first trench gate stripe. The shielding region is in contact with a second sidewall of the second trench gate stripe. The second sidewall has a first length in a lateral first direction parallel to the first surface. A supplementary region of the first conductivity type contacts one or more interface areas of the second sidewall. The one or more interface areas have a combined second length along the first direction, the second length being at most 40% of the first length.
-
公开(公告)号:US10896952B2
公开(公告)日:2021-01-19
申请号:US16797463
申请日:2020-02-21
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Paul Ellinghaus , Rudolf Elpelt , Romain Esteve , Florian Grasse , Caspar Leendertz , Shiqin Niu , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: H01L29/06 , H01L29/16 , H01L21/265 , H01L29/423 , H01L29/66 , H01L27/088
Abstract: A semiconductor device includes gate trenches formed in a SiC substrate and extending lengthwise in parallel in a first direction. A trench interval which defines a space between adjacent gate trenches extends in a second direction perpendicular to the first direction. Source regions of a first conductivity type formed in the SiC substrate occupy a first part of the space between adjacent gate trenches. Body regions of a second conductivity type opposite the first conductivity type formed in the SiC substrate and below the source regions occupy a second part of the space between adjacent gate trenches. Body contact regions of the second conductivity type formed in the SiC substrate occupy a third part of the space between adjacent gate trenches. Shielding regions of the second conductivity type formed deeper in the SiC substrate than the body regions adjoin a bottom of at least some of the gate trenches.
-
公开(公告)号:US10586845B1
公开(公告)日:2020-03-10
申请号:US16193296
申请日:2018-11-16
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Paul Ellinghaus , Rudolf Elpelt , Romain Esteve , Florian Grasse , Caspar Leendertz , Shiqin Niu , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: H01L29/06 , H01L29/16 , H01L21/265 , H01L29/423 , H01L29/66 , H01L27/088
Abstract: According to an embodiment of a semiconductor device, the device includes gate trenches formed in a SiC substrate and extending lengthwise in parallel in a first direction. Rows of source regions of a first conductivity type are formed in the SiC substrate and extend lengthwise in parallel in a second direction which is transverse to the first direction. Rows of body regions of a second conductivity type opposite the first conductivity type are formed in the SiC substrate below the rows of source regions. Rows of body contact regions of the second conductivity type are formed in the SiC substrate. The rows of body contact regions extend lengthwise in parallel in the second direction. First shielding regions of the second conductivity type are formed deeper in the SiC substrate than the rows of body regions.
-
公开(公告)号:US11842938B2
公开(公告)日:2023-12-12
申请号:US17538162
申请日:2021-11-30
Applicant: Infineon Technologies AG
Inventor: Jens Peter Konrath , Wolfgang Bergner , Romain Esteve , Richard Gaisberger , Florian Grasse , Jochen Hilsenbeck , Ravi Keshav Joshi , Stefan Kramp , Stefan Krivec , Grzegorz Lupina , Hiroshi Narahashi , Andreas Voerckel , Stefan Woehlert
IPC: H01L23/31 , H01L23/29 , H01L21/56 , H01L29/16 , H01L29/861 , H01L29/78 , H01L21/768 , H01L23/532
CPC classification number: H01L23/3192 , H01L21/56 , H01L21/76841 , H01L23/291 , H01L23/293 , H01L23/3171 , H01L23/53223 , H01L29/1608 , H01L29/7811 , H01L29/8611
Abstract: A semiconductor device includes a contact metallization layer that includes aluminum and is arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, an organic passivation layer comprising a first part that is arranged on the contact metallization layer, and a second part that is arranged on the inorganic passivation structure, a first layer structure including a first part that is in contact with the contact metallization layer, a second part that is contact with the inorganic passivation structure, and a third part that is disposed on the semiconductor substrate laterally between the inorganic passivation structure and the organic passivation layer.
-
公开(公告)号:US11462611B2
公开(公告)日:2022-10-04
申请号:US17111551
申请日:2020-12-04
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Paul Ellinghaus , Rudolf Elpelt , Romain Esteve , Florian Grasse , Caspar Leendertz , Shiqin Niu , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: H01L29/06 , H01L21/265 , H01L29/16 , H01L29/423 , H01L29/66 , H01L27/088
Abstract: A semiconductor device includes gate trenches formed in a SiC substrate and extending lengthwise in parallel in a first direction. A trench interval which defines a space between adjacent gate trenches extends in a second direction perpendicular to the first direction. Source regions of a first conductivity type formed in the SiC substrate occupy a first part of the space between adjacent gate trenches. Body regions of a second conductivity type opposite the first conductivity type formed in the SiC substrate and below the source regions occupy a second part of the space between adjacent gate trenches. Body contact regions of the second conductivity type formed in the SiC substrate occupy a third part of the space between adjacent gate trenches. Shielding regions of the second conductivity type formed deeper in the SiC substrate than the body regions adjoin a bottom of at least some of the gate trenches.
-
公开(公告)号:US20220093483A1
公开(公告)日:2022-03-24
申请号:US17538162
申请日:2021-11-30
Applicant: Infineon Technologies AG
Inventor: Jens Peter Konrath , Wolfgang Bergner , Romain Esteve , Richard Gaisberger , Florian Grasse , Jochen Hilsenbeck , Ravi Keshav Joshi , Stefan Kramp , Stefan Krivec , Grzegorz Lupina , Hiroshi Narahashi , Andreas Voerckel , Stefan Woehlert
IPC: H01L23/31 , H01L23/29 , H01L21/56 , H01L29/16 , H01L29/861 , H01L29/78 , H01L21/768 , H01L23/532
Abstract: A semiconductor device includes a contact metallization layer that includes aluminum and is arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, an organic passivation layer comprising a first part that is arranged on the contact metallization layer, and a second part that is arranged on the inorganic passivation structure, a first layer structure including a first part that is in contact with the contact metallization layer, a second part that is contact with the inorganic passivation structure, and a third part that is disposed on the semiconductor substrate laterally between the inorganic passivation structure and the organic passivation layer.
-
-
-
-
-
-
-
-