Serial data receiver with sampling clock skew compensation

    公开(公告)号:US11664809B2

    公开(公告)日:2023-05-30

    申请号:US17222667

    申请日:2021-04-05

    Applicant: Apple Inc.

    CPC classification number: H03L7/0818 H03L7/0807 H03L2207/12

    Abstract: An apparatus includes a receiver buffer, a phase compensation circuit, a data sampler circuit, and an error sampler circuit. The receiver buffer may generate an equalized signal on a signal node using an input signal received via a channel. The phase compensation circuit may, in response to an initiation of a training mode, replace the equalized signal on the signal node with a reference signal. The data sampler circuit may sample, using a data clock signal, the reference signal to generate a plurality of data samples. The error sampler circuit may sample, using an error clock signal, the reference signal to generate a plurality of errors samples. The phase compensation circuit may also adjust a phase difference between the data clock signal and the error clock signal using at least some of the plurality of data samples and at least some of the plurality of error samples.

    Encoding and Decoding for PAM Transmitter and Receiver

    公开(公告)号:US20240097877A1

    公开(公告)日:2024-03-21

    申请号:US17932991

    申请日:2022-09-16

    Applicant: Apple Inc.

    CPC classification number: H04L7/04 H04L25/4917

    Abstract: An encoding/decoding scheme for pulse amplitude modulation (PAM) communications systems is disclosed. In one embodiment, a transmitter unit includes an encoder circuit and a transmit circuit. The encoder circuit is configured to encode an input data word having a first number of bits into a output data word having a second number of bits. The encoder performs a comparison operation to determine if at least one pair of subsets of the second plurality of bits includes bit values that are complements of each other. The encoder is further configured to modify the second plurality of bits if none of the pairs of subsets includes a bit values that are complements of each other such that the modified second plurality of bits does include at least one pair of subsets that includes values complementary to one another.

    Serial Data Receiver with Sampling Clock Skew Compensation

    公开(公告)号:US20210226639A1

    公开(公告)日:2021-07-22

    申请号:US17222667

    申请日:2021-04-05

    Applicant: Apple Inc.

    Abstract: An apparatus includes a receiver buffer, a phase compensation circuit, a data sampler circuit, and an error sampler circuit. The receiver buffer may generate an equalized signal on a signal node using an input signal received via a channel. The phase compensation circuit may, in response to an initiation of a training mode, replace the equalized signal on the signal node with a reference signal. The data sampler circuit may sample, using a data clock signal, the reference signal to generate a plurality of data samples. The error sampler circuit may sample, using an error clock signal, the reference signal to generate a plurality of errors samples. The phase compensation circuit may also adjust a phase difference between the data clock signal and the error clock signal using at least some of the plurality of data samples and at least some of the plurality of error samples.

    Serial data receiver with sampling clock skew compensation

    公开(公告)号:US10972107B2

    公开(公告)日:2021-04-06

    申请号:US16528518

    申请日:2019-07-31

    Applicant: Apple Inc.

    Abstract: An apparatus includes a receiver buffer, a phase compensation circuit, a data sampler circuit, and an error sampler circuit. The receiver buffer may generate an equalized signal on a signal node using an input signal received via a channel. The phase compensation circuit may, in response to an initiation of a training mode, replace the equalized signal on the signal node with a reference signal. The data sampler circuit may sample, using a data clock signal, the reference signal to generate a plurality of data samples. The error sampler circuit may sample, using an error clock signal, the reference signal to generate a plurality of errors samples. The phase compensation circuit may also adjust a phase difference between the data clock signal and the error clock signal using at least some of the plurality of data samples and at least some of the plurality of error samples.

    SERIAL DATA RECEIVER WITH SAMPLING CLOCK SKEW COMPENSATION

    公开(公告)号:US20210036707A1

    公开(公告)日:2021-02-04

    申请号:US16528518

    申请日:2019-07-31

    Applicant: Apple Inc.

    Abstract: An apparatus includes a receiver buffer, a phase compensation circuit, a data sampler circuit, and an error sampler circuit. The receiver buffer may generate an equalized signal on a signal node using an input signal received via a channel. The phase compensation circuit may, in response to an initiation of a training mode, replace the equalized signal on the signal node with a reference signal. The data sampler circuit may sample, using a data clock signal, the reference signal to generate a plurality of data samples. The error sampler circuit may sample, using an error clock signal, the reference signal to generate a plurality of errors samples. The phase compensation circuit may also adjust a phase difference between the data clock signal and the error clock signal using at least some of the plurality of data samples and at least some of the plurality of error samples.

Patent Agency Ranking