Lead frame chip scale package
    4.
    发明授权
    Lead frame chip scale package 有权
    引线框架芯片级封装

    公开(公告)号:US06888228B1

    公开(公告)日:2005-05-03

    申请号:US09625071

    申请日:2000-07-25

    Abstract: In one aspect of the invention, a lead frame panel suitable for use in packaging an array of integrated circuits is described. The lead frame panel includes a matrix of tie bars that extend in substantially perpendicular rows and columns to define a two dimensional array of immediately adjacent device areas separated only by the tie bars. Each device area is suitable for use in an independent integrated circuit package and includes a die attach pad and a plurality of conductive contacts. In another aspect of the invention, a panel assembly suitable for use in simultaneously packaging a multiplicity of integrated circuits is described. The panel assembly includes a lead frame panel formed from a conductive sheet. The lead frame panel is patterned to define at least one two dimensional array of adjacent device areas. Each device area is suitable for use as part of an independent integrated circuit package and including a die and a plurality of contacts positioned around and electrically connected to the die. A molded cap is also provided that substantially uniformly covers a two dimensional array of adjacent device areas while leaving bottom surfaces of the conductive contacts exposed to facilitate electrical connection to external components. The encapsulation material that forms the molded cap is exposed at a bottom surface of the panel of integrated circuits to physically isolate the contacts.

    Abstract translation: 在本发明的一个方面,描述了适用于封装集成电路阵列的引线框架面板。 引线框架面板包括一系列连接杆,其基本垂直的行和列延伸,以限定仅由连接杆分离的紧邻设备区域的二维阵列。 每个器件区域适用于独立的集成电路封装,并且包括管芯附接焊盘和多个导电触点。 在本发明的另一方面,描述了适用于同时封装多个集成电路的面板组件。 面板组件包括由导电片形成的引线框架面板。 图案化引线框架面板以限定相邻设备区域的至少一个二维阵列。 每个器件区域适合用作独立集成电路封装的一部分,并且包括管芯和定位在芯片周围并电连接到管芯的多个触点。 还提供了模制盖,其基本上均匀地覆盖相邻设备区域的二维阵列,同时使导电触头的底表面暴露以促进与外部组件的电连接。 形成模制帽的封装材料暴露在集成电路板的底表面以物理地隔离触点。

    Chip sized package
    7.
    发明授权
    Chip sized package 失效
    芯片尺寸封装

    公开(公告)号:US6054772A

    公开(公告)日:2000-04-25

    申请号:US70111

    申请日:1998-04-29

    CPC classification number: H01L23/3107 H01L2224/1134 H01L2224/94

    Abstract: An improved wafer based packaging arrangement for integrated circuits is disclosed. In one aspect of the invention, external contacts are formed for the packaged integrated circuits by contact studs formed from bonding wires. One end of each contact studs is ball bonded to an associated wafer bond pad. An elongated portion of each wire (contact stud) extends outward the wafer surface and terminates at a second end that forms an external contact. Filling material surrounds a significant portion of the contact studs to hold the studs in place but leaves at least a portion of the second ends exposed to form external contacts. In some embodiments, the external contacts are substantially coplanar with the surface of the filling material, while in others, a protrusion beyond the filling material surface is left to form a contact bump. The wafers are eventually diced to form discrete packaged integrated circuits having external contacts formed by the contact studs.

    Abstract translation: 公开了用于集成电路的改进的基于晶片的封装装置。 在本发明的一个方面,通过由接合线形成的接触柱形成用于封装的集成电路的外部接触。 每个接触螺柱的一端球焊接到相关联的晶片接合焊盘。 每个线(接触柱)的细长部分向外延伸晶片表面,并终止于形成外部接触的第二端。 填充材料围绕接触柱的重要部分以将螺柱保持在适当的位置,但是将第二端的至少一部分暴露以形成外部接触。 在一些实施例中,外部触点与填充材料的表面基本上共面,而在另一些实施例中,留下超过填充材料表面的突起形成接触凸块。 最终切割晶片以形成具有由接触柱形成的外部触头的分立的封装集成电路。

    INTEGRATION OF STRUCTURALLY-STABLE ISOLATED CAPACITIVE MICROMACHINED ULTRASONIC TRANSDUCER (CMUT) ARRAY CELLS AND ARRAY ELEMENTS
    8.
    发明申请
    INTEGRATION OF STRUCTURALLY-STABLE ISOLATED CAPACITIVE MICROMACHINED ULTRASONIC TRANSDUCER (CMUT) ARRAY CELLS AND ARRAY ELEMENTS 有权
    结构稳定隔离电容式微超声波超声波传感器(CMUT)阵列单元和阵列元件的集成

    公开(公告)号:US20120187508A1

    公开(公告)日:2012-07-26

    申请号:US13419216

    申请日:2012-03-13

    CPC classification number: H01L27/1203 B06B1/0292 G01N29/2406 H01L21/76898

    Abstract: A method for forming a capacitive micromachined ultrasonic transducer (CMUT) includes forming multiple CMUT elements in a first semiconductor-on-insulator (SOI) structure. Each CMUT element includes multiple CMUT cells. The first SOI structure includes a first handle wafer, a first buried layer, and a first active layer. The method also includes forming a membrane over the CMUT elements and forming electrical contacts through the first handle wafer and the first buried layer. The electrical contacts are in electrical connection with the CMUT elements. The membrane could be formed by bonding a second SOI structure to the first SOI structure, where the second SOI structure includes a second handle wafer, a second buried layer, and a second active layer. The second handle wafer and the second buried layer can be removed, and the membrane includes the second active layer.

    Abstract translation: 一种用于形成电容微加工超声换能器(CMUT)的方法包括在第一绝缘体上绝缘体(SOI)结构中形成多个CMUT元件。 每个CMUT元素包括多个CMUT单元。 第一SOI结构包括第一处理晶片,第一掩埋层和第一有源层。 该方法还包括在CMUT元件上形成膜并通过第一处理晶片和第一掩埋层形成电触点。 电触点与CMUT元件电连接。 可以通过将第二SOI结构结合到第一SOI结构来形成膜,其中第二SOI结构包括第二处理晶片,第二掩埋层和第二有源层。 可以去除第二处理晶片和第二掩埋层,并且膜包括第二有源层。

Patent Agency Ranking