SILICON ON INSULATOR (SOI) TRANSCAP INTEGRATION PROVIDING FRONT AND BACK GATE CAPACITANCE TUNING

    公开(公告)号:US20190035945A1

    公开(公告)日:2019-01-31

    申请号:US15659718

    申请日:2017-07-26

    Abstract: Certain aspects of the present disclosure generally relate to a semiconductor variable capacitor offering at least two types of capacitance tuning, as well as techniques for fabricating the same. For example, a CMOS-compatible silicon on insulator (SOI) process with a buried oxide (BOX) layer may provide a transcap with a front gate (above the BOX layer) and a back gate (beneath the BOX layer). The front gate may offer lower voltage, coarse capacitance tuning, whereas the back gate may offer higher voltage, fine capacitance tuning. By offering both types of capacitance tuning, such transcaps may provide greater capacitance resolution. Several variations of transcaps with front gate and back gate tuning are illustrated and described herein.

    THREE DIMENSIONAL (3D) DOUBLE GATE SEMICONDUCTOR

    公开(公告)号:US20230008615A1

    公开(公告)日:2023-01-12

    申请号:US17369532

    申请日:2021-07-07

    Abstract: Disclosed are semiconductor devices including a double gate metal oxide semiconductor (MOS) transistor and methods for fabricating the same. The double gate MOS transistor includes a first back gate, a second back gate, and a first dielectric layer disposed on the first back gate and on the second back gate. An MX2 material layer is disposed on the first dielectric layer, a second dielectric layer disposed on the MX2 material layer, and a work function metal (WFM) is disposed on the second dielectric layer. A front gate is disposed on the WFM, which fills a space between the first back gate and the second back.

    SELF-ALIGNED LOW RESISTANCE BURIED POWER RAIL THROUGH SINGLE DIFFUSION BREAK DUMMY GATE

    公开(公告)号:US20220173039A1

    公开(公告)日:2022-06-02

    申请号:US17107078

    申请日:2020-11-30

    Abstract: Certain aspects of the present disclosure generally relate to a semiconductor device with a buried power rail (BPR) having decreased resistance and a method of fabricating such a semiconductor device with a BPR. An example semiconductor device generally includes a substrate, a first transistor structure disposed above the substrate, a second transistor structure disposed above the substrate, and a BPR structure disposed between the first transistor structure and the second transistor structure. The BPR structure generally includes at least two distinguishable portions, which may be a first portion disposed above a second portion, the second portion having a greater width than the first portion.

    INTEGRATED DEVICE COMPRISING TRANSISTOR COUPLED TO A DUMMY GATE CONTACT

    公开(公告)号:US20210305250A1

    公开(公告)日:2021-09-30

    申请号:US16828487

    申请日:2020-03-24

    Abstract: An integrated device that includes a substrate, a first transistor located over the substrate, where the first transistor includes a gate. The integrated device includes a first gate contact coupled to the gate of the first transistor, where the first gate contact is configured to be electrically coupled to an interconnect of the integrated device. The integrated device includes a second gate contact coupled to the gate, where the second gate contact is directly electrically coupled to only the gate.

    INTEGRATION OF VERTICAL GAN VARACTOR WITH HEMT

    公开(公告)号:US20210020790A1

    公开(公告)日:2021-01-21

    申请号:US16511093

    申请日:2019-07-15

    Abstract: Aspects generally relate to a P-N junction varactor that can be integrated with high electron mobility transistor (HEMT) in a single device or die. The varactor and HEMT are fabricated with the same materials forming various layers of the varactor and HEMT. Using the same material stack-up to form the varactor and HEMT can reduce the number of processing steps during the fabrication of the integrated varactor and HEMT device. The integrated varactor and HEMT device may be used for RF circuits, such as radio frequency front end (RFFE) devices for use in 5G.

Patent Agency Ranking