-
公开(公告)号:US20230070835A1
公开(公告)日:2023-03-09
申请号:US17724901
申请日:2022-04-20
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hongjun Lee , Kang-Uk Kim , Hoouk Lee
IPC: H01L27/108
Abstract: A semiconductor device may include a substrate including a cell region and a peripheral region, bit lines on the cell region and extending in a first direction parallel to a top surface of the substrate, a lower capping pattern on a top surface of each of the bit lines, a bit line spacer on a side surface of each of the bit lines and extending to a side surface of the lower capping pattern, and a respective upper capping pattern on a top surface of the lower capping pattern. The respective upper capping pattern is on at least a portion of a top surface of the bit line spacer.
-
2.
公开(公告)号:US09184136B2
公开(公告)日:2015-11-10
申请号:US14141947
申请日:2013-12-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jiyoung Kim , Daeik Kim , Kang-Uk Kim , Nara Kim , Jemin Park , Kyuhyun Lee , Hyun-Woo Chung , Gyoyoung Jin , HyeongSun Hong , Yoosang Hwang
IPC: H01L23/544 , H01L23/48 , H01L21/683 , H01L27/06 , H01L27/146 , H01L21/768 , H01L27/108
CPC classification number: H01L23/544 , H01L21/6835 , H01L21/76898 , H01L23/481 , H01L27/0688 , H01L27/10897 , H01L27/14632 , H01L27/14634 , H01L27/1464 , H01L2221/68327 , H01L2221/6835 , H01L2221/68363 , H01L2223/54426 , H01L2924/0002 , H01L2924/00
Abstract: A method of fabricating a semiconductor device includes providing a semiconductor substrate having a first surface and a second surface opposite the first surface, forming an alignment key and a connection contact that penetrate a portion of the semiconductor substrate and extend from the first surface toward the second surface, forming a first circuit on the first surface of the semiconductor substrate such that the first circuit is electrically connected to the connection contact, recessing the second surface of the semiconductor substrate to form a third surface exposing the alignment key and the connection contact, and forming a second circuit on the third surface of the semiconductor substrate such that the second circuit is electrically connected to the connection contact.
Abstract translation: 一种制造半导体器件的方法包括提供具有第一表面和与第一表面相对的第二表面的半导体衬底,形成对准键和穿过半导体衬底的一部分并从第一表面延伸到第二表面的连接触点 在所述半导体衬底的所述第一表面上形成第一电路,使得所述第一电路电连接到所述连接触点,使所述半导体衬底的所述第二表面凹陷以形成暴露所述对准键和所述连接触点的第三表面,以及 在半导体衬底的第三表面上形成第二电路,使得第二电路电连接到连接触点。
-
公开(公告)号:US20240040770A1
公开(公告)日:2024-02-01
申请号:US18194642
申请日:2023-04-02
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jina Kim , Kang-Uk Kim , Ho-In Ryu , Yunho Song , Dalhyeon Lee
IPC: H10B12/00
CPC classification number: H10B12/315 , H10B12/482 , H10B12/485
Abstract: A memory device includes a substrate having first and second active patterns adjacent to each other and separated by a trench, the first and second active patterns including a first source/drain region; the second active pattern includes a second source/drain region. The second source/drain region includes first and second sidewall surfaces adjacent the first source/drain region and a connecting surface that connects the first and second sidewall surfaces. The second sidewall surface is set back from the first sidewall surface. An isolation layer is included in the trench and on the first sidewall surface. A bit line includes a contact part connected to the first source/drain region. A contact is coupled to the second source/drain region with a lower spacer between the contact and the contact part of the bit line, a landing pad on the contact, and a data storage element on the landing pad.
-
公开(公告)号:US09947668B2
公开(公告)日:2018-04-17
申请号:US14591165
申请日:2015-01-07
Applicant: Samsung Electronics Co., Ltd.
Inventor: Dongjin Lee , Sungho Jang , Jiyoung Kim , Kang-Uk Kim , Chan Min Lee , Juyeon Jang
IPC: H01L27/108 , H01L21/3213
CPC classification number: H01L27/10885 , H01L21/32134 , H01L21/32135 , H01L21/32139 , H01L27/10888 , H01L27/10894 , H01L27/10897
Abstract: Semiconductor devices, and methods for forming the same, include forming a first wiring film and an etching buffer film in a cell array region and a peripheral circuit region of a substrate, and forming a contact hole by selectively etching the etching buffer film and the first wiring film so as to expose an active region of the cell array region and at least a part of a field isolation region adjacent thereto. A bit line contact is formed in the contact hole to be in contact with the active region, and a second wiring film is formed over the substrate. By patterning the second wiring film, the bit line contact, the etching buffer film, and the first wiring film, a bit line is formed in the cell array region and a peripheral gate is formed in the peripheral circuit region.
-
-
-