-
公开(公告)号:US20240355880A1
公开(公告)日:2024-10-24
申请号:US18757772
申请日:2024-06-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Weng Chang , Chi On Chui
IPC: H01L29/06 , H01L21/02 , H01L29/423 , H01L29/49
CPC classification number: H01L29/0673 , H01L21/02178 , H01L21/02186 , H01L21/0245 , H01L21/02458 , H01L21/0262 , H01L29/0638 , H01L29/0676 , H01L29/42392 , H01L29/4925 , H01L29/4958 , H01L29/4966 , H01L29/4975
Abstract: A semiconductor device including a barrier layer surrounding a work function metal layer and methods of forming the same are disclosed. In an embodiment, a semiconductor device includes a semiconductor substrate; a first channel region over the semiconductor substrate; a second channel region over the first channel region; gate dielectric layers surrounding the first channel region and the second channel region; work function metal layers surrounding the gate dielectric layers; and barrier layers surrounding the work function metal layers, a first barrier layer surrounding the first channel region being merged with a second barrier layer surrounding the second channel region.
-
公开(公告)号:US11916124B2
公开(公告)日:2024-02-27
申请号:US17717382
申请日:2022-04-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Chi On Chui
CPC classification number: H01L29/42392 , H01L29/401 , H01L29/6681 , H01L29/7853 , H01L29/0673 , H01L29/4908
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric disposed around the first nanostructure; a second high-k gate dielectric being disposed around the second nanostructure; and a gate electrode over the first high-k gate dielectric and the second high-k gate dielectric. A portion of the gate electrode between the first nanostructure and the second nanostructure comprises a first portion of a p-type work function metal filling an area between the first high-k gate dielectric and the second high-k gate dielectric.
-
公开(公告)号:US20230282712A1
公开(公告)日:2023-09-07
申请号:US17804971
申请日:2022-06-01
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Yen-Tien Tung , Ji-Cheng Chen , Weng Chang , Chi On Chui
IPC: H01L29/40 , H01L29/66 , H01L21/28 , H01L29/49 , H01L27/088
CPC classification number: H01L29/401 , H01L29/66742 , H01L29/66545 , H01L21/28088 , H01L29/4908 , H01L27/088 , H01L29/78696
Abstract: A method includes forming a dummy gate stack over a semiconductor region, forming a source/drain region on a side of the dummy gate stack, removing the dummy gate stack to form a trench, with the semiconductor region being exposed to the trench, forming a gate dielectric layer extending into the trench, and depositing a work-function tuning layer on the gate dielectric layer. The work-function tuning layer comprises aluminum and carbon. The method further includes depositing a p-type work-function layer over the work-function tuning layer, and performing a planarization process to remove excess portions of the p-type work-function layer, the work-function tuning layer, and the gate dielectric layer to form a gate stack.
-
公开(公告)号:US20220359654A1
公开(公告)日:2022-11-10
申请号:US17813980
申请日:2022-07-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Weng Chang , Chi On Chui
IPC: H01L29/06 , H01L21/02 , H01L29/423 , H01L29/49
Abstract: A semiconductor device including a barrier layer surrounding a work function metal layer and methods of forming the same are disclosed. In an embodiment, a semiconductor device includes a semiconductor substrate; a first channel region over the semiconductor substrate; a second channel region over the first channel region; gate dielectric layers surrounding the first channel region and the second channel region; work function metal layers surrounding the gate dielectric layers; and barrier layers surrounding the work function metal layers, a first barrier layer surrounding the first channel region being merged with a second barrier layer surrounding the second channel region.
-
公开(公告)号:US20200266297A1
公开(公告)日:2020-08-20
申请号:US16865423
申请日:2020-05-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chang Wei , Chia-Lin Hsu , Hsien-Ming Lee , Ji-Cheng Chen
IPC: H01L29/78 , H01L29/49 , H01L29/66 , H01L27/092
Abstract: A semiconductor device includes a substrate, a first transistor, and a second transistor. The first transistor is disposed on the substrate within a first region and includes a first gate electrode. The first gate electrode includes a first filter layer between and in contact with a first conductive layer and a second conductive layer. The second transistor is disposed on the substrate within a second region and includes a second gate electrode. The second gate electrode includes a second filter layer between and in contact with a third conductive layer and a fourth conductive layer. The first transistor and the second transistor have a same conductive type, a first threshold voltage of the first transistor is lower than a second threshold voltage of the second transistor, and a first thickness of the first filter layer is larger than a second thickness of the second filter layer.
-
6.
公开(公告)号:US20190326281A1
公开(公告)日:2019-10-24
申请号:US15957912
申请日:2018-04-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ji-Cheng Chen , Ching-Hwanq Su , Kuan-Ting Liu , Shih-Hang Chiu
IPC: H01L27/088 , H01L29/51 , H01L29/49 , H01L29/423 , H01L29/06 , H01L21/8234 , H01L21/762 , H01L29/66 , H01L21/28 , H01L21/02 , H01L21/285
Abstract: A gate structure includes a gate dielectric layer, a work function layer, a metal layer, and a barrier layer. The work function layer is on the gate dielectric layer. The metal layer is over the work function layer. The barrier layer is sandwiched between the metal layer and the work function layer. The barrier layer includes silicon or aluminum.
-
公开(公告)号:US12132112B2
公开(公告)日:2024-10-29
申请号:US17875561
申请日:2022-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Ji-Cheng Chen , Weng Chang , Chi On Chui
IPC: H01L29/78 , H01L29/417 , H01L29/66
CPC classification number: H01L29/785 , H01L29/41791 , H01L29/66795 , H01L2029/7858
Abstract: A semiconductor device with different gate structure configurations and a method of fabricating the same are disclosed. The semiconductor device includes a fin structure disposed on a substrate, a nanostructured channel region disposed on the fin structure, and a gate-all-around (GAA) structure surrounding the nanostructured channel region. The GAA structure includes a high-K (HK) gate dielectric layer with a metal doped region having dopants of a first metallic material, a p-type work function metal (pWFM) layer disposed on the HK gate dielectric layer, a bimetallic nitride layer interposed between the HK gate dielectric layer and the pWFM layer, an n-type work function metal (nWFM) layer disposed on the pWFM layer, and a gate metal fill layer disposed on the nWFM layer. The pWFM layer includes a second metallic material and the bimetallic nitride layer includes the first and second metallic materials.
-
公开(公告)号:US20240154016A1
公开(公告)日:2024-05-09
申请号:US18414753
申请日:2024-01-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Chi On Chui
IPC: H01L29/423 , H01L29/40 , H01L29/66 , H01L29/78
CPC classification number: H01L29/42392 , H01L29/401 , H01L29/6681 , H01L29/7853 , H01L29/0673
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric disposed around the first nanostructure; a second high-k gate dielectric being disposed around the second nanostructure; and a gate electrode over the first high-k gate dielectric and the second high-k gate dielectric. A portion of the gate electrode between the first nanostructure and the second nanostructure comprises a first portion of a p-type work function metal filling an area between the first high-k gate dielectric and the second high-k gate dielectric.
-
公开(公告)号:US20220320285A1
公开(公告)日:2022-10-06
申请号:US17841217
申请日:2022-06-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Chi On Chui
Abstract: A method of forming semiconductor devices having improved work function layers and semiconductor devices formed by the same are disclosed. In an embodiment, a method includes depositing a gate dielectric layer on a channel region over a semiconductor substrate; depositing a first p-type work function metal on the gate dielectric layer; performing an oxygen treatment on the first p-type work function metal; and after performing the oxygen treatment, depositing a second p-type work function metal on the first p-type work function metal.
-
公开(公告)号:US11302793B2
公开(公告)日:2022-04-12
申请号:US16943110
申请日:2020-07-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Chi On Chui
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric disposed around the first nanostructure; a second high-k gate dielectric being disposed around the second nanostructure; and a gate electrode over the first high-k gate dielectric and the second high-k gate dielectric. A portion of the gate electrode between the first nanostructure and the second nanostructure comprises a first portion of a p-type work function metal filling an area between the first high-k gate dielectric and the second high-k gate dielectric.
-
-
-
-
-
-
-
-
-