ACCELERATOR MODULE AND COMPUTING SYSTEM INCLUDING THE SAME

    公开(公告)号:US20250156078A1

    公开(公告)日:2025-05-15

    申请号:US19024764

    申请日:2025-01-16

    Abstract: An accelerator module includes a plurality of memories and a controller. The controller includes a plurality of memory controllers, a plurality of processing units, and a managing circuit. The plurality of memory controllers and the plurality of memories form a plurality of memory sub-channels. The plurality of processing units perform computational operations on a plurality of data stored in or read from the plurality of memories. The managing circuit redistributes tasks performed by the plurality of processing units or changes connections between the plurality of memory controllers and the plurality of processing units in response to a first memory sub-channel and a first processing unit being in a heavy-workload state.

    Memory device and scheduling method thereof

    公开(公告)号:US12236098B2

    公开(公告)日:2025-02-25

    申请号:US18322798

    申请日:2023-05-24

    Abstract: A memory includes: a request register configured to receive a first signal including a requester identifier using a first protocol from a host and configured to output a first priority corresponding to the requester identifier; a checker module configured to receive a second signal including a command and a request type from the host and using a second protocol that is different than the first protocol, where the checker module is configured to receive the first priority from the request register, and where the checker module is configured to determine a second priority of the command based on the first priority and the request type; a command generator configured to generate an internal command for memory operation based on the command; and a memory controller configured to schedule the internal command in a command queue based on the second priority.

    SEMICONDUCTOR MEMORY DEVICE
    5.
    发明公开

    公开(公告)号:US20230165016A1

    公开(公告)日:2023-05-25

    申请号:US17934317

    申请日:2022-09-22

    CPC classification number: H01L27/228 H01L43/04 H01L43/06

    Abstract: A semiconductor memory device is disclosed. The semiconductor memory device may include a magnetic tunnel junction pattern, a spin-orbit torque (SOT) pattern in contact with a first portion of the magnetic tunnel junction pattern, a first transistor electrically connected to a second portion of the magnetic tunnel junction pattern and configured to be controlled by a first word line, and a second transistor electrically connected to a first end of the spin-orbit torque pattern and configured to be controlled by a second word line. An effective channel width of the first transistor may be different from an effective channel width of the second transistor.

    MEMORY MODULES AND MEMORY SYSTEMS HAVING THE SAME

    公开(公告)号:US20220027090A1

    公开(公告)日:2022-01-27

    申请号:US17154030

    申请日:2021-01-21

    Abstract: Memory modules and memory systems having the same are provided. A memory module may include command/address terminals, data terminals, at least one monitoring terminal, a buffer, and a plurality of semiconductor memory devices. The buffer may be configured to receive and buffer data applied through the data terminals and a command/address applied through the command/address terminals to generate buffered write data and a buffered command/address. The buffer may be configured to buffer the buffered write data and the buffered command/address to generate module data and a module command/address, and store and then transmit at least one portion of the buffered write data as monitoring data through the at least one monitoring terminal. The plurality of semiconductor memory devices may be configured to receive and store the module data in response to the module command/address.

    Methods of fabricating a semiconductor device

    公开(公告)号:US09911828B2

    公开(公告)日:2018-03-06

    申请号:US14967455

    申请日:2015-12-14

    CPC classification number: H01L29/66795 H01L21/3086

    Abstract: Provided are methods of fabricating a semiconductor device including a field effect transistor. Such methods may include sequentially forming lower and intermediate mold layers on a substrate, forming first upper mold patterns and first spacers on the first and second regions, respectively, of the substrate, etching the intermediate mold layer using the first upper mold patterns and the first spacers as an etch mask to form first and second intermediate mold patterns, respectively, forming second spacers to cover sidewalls of the first and second intermediate mold patterns, etching the lower mold layer using the second spacers as an etch mask to form lower mold patterns, and etching the substrate using the lower mold patterns as an etch mask to form active patterns.

    MEMORY DEVICE AND SCHEDULING METHOD THEREOF

    公开(公告)号:US20250165153A1

    公开(公告)日:2025-05-22

    申请号:US19029486

    申请日:2025-01-17

    Abstract: A memory includes: a request register configured to receive a first signal including a requester identifier using a first protocol from a host and configured to output a first priority corresponding to the requester identifier; a checker module configured to receive a second signal including a command and a request type from the host and using a second protocol that is different than the first protocol, where the checker module is configured to receive the first priority from the request register, and where the checker module is configured to determine a second priority of the command based on the first priority and the request type; a command generator configured to generate an internal command for memory operation based on the command; and a memory controller configured to schedule the internal command in a command queue based on the second priority.

    Booting method of computing system including memory module with processing device mounted

    公开(公告)号:US11620135B2

    公开(公告)日:2023-04-04

    申请号:US17115924

    申请日:2020-12-09

    Abstract: A booting method of a computing system, which includes a memory module including a processing device connected to a plurality of memory devices, including: powering up the computing system; after powering up the computing system, performing first memory training on the plurality of memory devices by the processing device in the memory module, and generating a module ready signal indicating completion of the first memory training; after powering up the computing system, performing a first booting sequence by a host device, the host device executing basic input/output system (BIOS) code of a BIOS memory included in the computing system; waiting for the module ready signal to be received from the memory module in the host device after performing the first booting sequence; and receiving the module ready signal in the host device, and performing a second booting sequence based on the module ready signal.

Patent Agency Ranking