SEMICONDUCTOR DEVICES WITH BENT PORTIONS

    公开(公告)号:US20210119036A1

    公开(公告)日:2021-04-22

    申请号:US17119507

    申请日:2020-12-11

    Abstract: A semiconductor device may include a first active fin, a second active fin and a gate structure. The first active fin may extend in a first direction on a substrate and may include a first straight line extension portion, a second straight line extension portion, and a bent portion between the first and second straight line extension portions. The second active fin may extend in the first direction on the substrate. The gate structure may extend in a second direction perpendicular to the first direction on the substrate. The gate structure may cross one of the first and second straight line extension portions of the first active fin and may cross the second active fin.

    SEMICONDUCTOR DEVICES WITH BENT PORTIONS
    2.
    发明申请

    公开(公告)号:US20190081168A1

    公开(公告)日:2019-03-14

    申请号:US16045305

    申请日:2018-07-25

    Abstract: A semiconductor device may include a first active fin, a second active fin and a gate structure. The first active fin may extend in a first direction on a substrate and may include a first straight line extension portion, a second straight line extension portion, and a bent portion between the first and second straight line extension portions. The second active fin may extend in the first direction on the substrate. The gate structure may extend in a second direction perpendicular to the first direction on the substrate. The gate structure may cross one of the first and second straight line extension portions of the first active fin and may cross the second active fin.

    SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME

    公开(公告)号:US20250081559A1

    公开(公告)日:2025-03-06

    申请号:US18624201

    申请日:2024-04-02

    Abstract: A semiconductor device includes a substrate including an active pattern, a channel pattern including a first semiconductor pattern and a second semiconductor pattern, a source/drain pattern connected to the first and second semiconductor patterns, and a gate electrode including an electrode between the first and second semiconductor patterns, and an insulating layer between the first and second semiconductor patterns and the electrode. The insulating layer includes a dielectric layer enclosing the electrode and a spacer on the dielectric layer. The spacer includes a horizontal portion between the dielectric layer and the second semiconductor pattern, a vertical portion between the dielectric layer and the source/drain pattern, and a corner portion connecting the horizontal portion to the vertical portion. A first thickness of the horizontal portion is smaller than a second thickness of the vertical portion, and the second thickness is smaller than a third thickness of the corner portion.

    SEMICONDUCTOR DEVICE
    5.
    发明公开

    公开(公告)号:US20240194786A1

    公开(公告)日:2024-06-13

    申请号:US18531898

    申请日:2023-12-07

    Abstract: There is provided a semiconductor device capable of improving performance and reliability of an element. The semiconductor device includes an active pattern extending in a first direction, and a plurality of gate structures spaced apart from each other in the first direction on the active pattern. Each gate structure comprises a gate electrode extending in a second direction and a gate spacer on a sidewall of the gate electrode and a source/drain pattern disposed between adjacent gate structures. The gate structure comprises a semiconductor liner layer and a semiconductor filling layer on the semiconductor liner layer, wherein the semiconductor liner layer and the semiconductor filling layer are formed of silicon-germanium. The semiconductor filling layer comprises an upper portion protruding in a third direction beyond an upper surface of the active pattern. A maximum width of the upper portion of the semiconductor filling layer in the first direction is greater than a width of the semiconductor filling layer in the first direction on the upper surface of the active pattern. The semiconductor liner layer comprises an outer surface in contact with the active pattern and an inner surface facing the semiconductor filling layer. In a plan view, the inner surface of the semiconductor liner layer comprises a concave region.

    SIMULATION METHOD AND SYSTEM
    6.
    发明申请

    公开(公告)号:US20200342157A1

    公开(公告)日:2020-10-29

    申请号:US16794045

    申请日:2020-02-18

    Abstract: A simulation method and system which can determine a predictable epitaxy time by accurately reflecting layout characteristics of a chip and characteristics of a source/drain formation process are provided. The simulation method includes storing a plurality of structure parameters of transistors for a semiconductor chip, the structure parameters determined by using imaging equipment, generating a first local layout which includes a first structure parameter extracted from a semiconductor device included in the first local layout, the first structure parameter being an actual parameter determined using the imaging equipment, generating second to n-th local layouts by modifying the first structure parameter included in the first local layout, wherein the second to n-th local layouts respectively have second to n-th structure parameters modified from the first structure parameter, calculating first to n-th effective density factors(EDF) respectively for the first to n-th structure parameters using a predetermined simulation of the first to n-th structure parameters, determining a first effective open silicon density for a first chip using the first to n-th effective density factors and a layout of the first chip, and calculating a first epitaxy time for the first effective open silicon density, calculating second to m-th epitaxy times for second to m-th effective open silicon densities, and performing a regression analysis of effective open silicon density versus epitaxy time based on the calculation result, where n is a natural number equal to or greater than 3, and m is a natural number equal to or greater than 3.

Patent Agency Ranking