SEMICONDUCTOR DEVICE INCLUDING MEMORY CELL ARRAY AND POWER SUPPLY REGION
    6.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING MEMORY CELL ARRAY AND POWER SUPPLY REGION 有权
    包括存储器单元阵列和电源区的半导体器件

    公开(公告)号:US20160276352A1

    公开(公告)日:2016-09-22

    申请号:US15165651

    申请日:2016-05-26

    Abstract: A semiconductor device having an SRAM which includes: a monolithic first active region in which a first transistor and a fifth transistor are disposed; a second active region separated from the first active region, in which a second transistor is disposed; a monolithic third active region in which a third transistor and a sixth transistor are disposed; and a fourth active region separated from the third active region, in which a fourth transistor is disposed. Each driver transistor is divided into a first transistor and a second transistor (or a third transistor and a fourth transistor) and these driver transistors are disposed over different active regions.

    Abstract translation: 一种具有SRAM的半导体器件,包括:第一晶体管和第五晶体管设置在其中的单片第一有源区; 与第一有源区分离的第二有源区,其中设置第二晶体管; 其中设置第三晶体管和第六晶体管的单片第三有源区; 以及与第三有源区分离的第四有源区,其中设置第四晶体管。 每个驱动晶体管分为第一晶体管和第二晶体管(或第三晶体管和第四晶体管),并且这些驱动晶体管设置在不同的有源区域上。

    SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND SYSTEM
    7.
    发明申请
    SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND SYSTEM 有权
    半导体集成电路设备与系统

    公开(公告)号:US20160172022A1

    公开(公告)日:2016-06-16

    申请号:US15050074

    申请日:2016-02-22

    Abstract: A semiconductor integrated circuit which can respond to changes of the amount of retained data at the time of standby is provided. The semiconductor integrated circuit comprises a logic circuit (logic) and plural SRAM modules. The plural SRAM modules perform power control independently of the logic circuit, and an independent power control is performed among the plural SRAM modules. Specifically, one terminal and the other terminal of a potential control circuit of each SRAM module are coupled to a cell array and a local power line, respectively. The local power line of one SRAM module and the local power line of the other SRAM module share a shared local power line. A power switch of one SRAM module and a power switch of the other SRAM module are coupled in common to the shared local power line.

    Abstract translation: 提供了可以对备用时的保留数据量的变化进行响应的半导体集成电路。 半导体集成电路包括逻辑电路(逻辑)和多个SRAM模块。 多个SRAM模块独立于逻辑电路进行功率控制,并且在多个SRAM模块之间执行独立的功率控制。 具体地,每个SRAM模块的电位控制电路的一个端子和另一个端子分别耦合到单元阵列和本地电力线。 一个SRAM模块的本地电源线和另一个SRAM模块的本地电源线共享一个共享的本地电源线。 一个SRAM模块的电源开关和另一个SRAM模块的电源开关共同耦合到共享的本地电源线。

    SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
    8.
    发明申请
    SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE 审中-公开
    半导体集成电路设备

    公开(公告)号:US20150380076A1

    公开(公告)日:2015-12-31

    申请号:US14835127

    申请日:2015-08-25

    Abstract: The invention provides a semiconductor integrated circuit device provided with an SRAM that satisfies the requirements for both the SNM and the write margin with a low supply voltage. The semiconductor integrated circuit device include: multiple static memory cells provided in correspondence with multiple word lines and multiple complimentary bit lines; multiple memory cell power supply lines that each supply an operational voltage to each of the multiple memory cells connected to the multiple complimentary bit lines each; multiple power supply circuits comprised of resistive units that each supply a power supply voltage to the memory cell power supply lines each; and a pre-charge circuit that supplies a pre-charge voltage corresponding to the power supply voltage to the complimentary bit lines, wherein the memory cell power supply lines are made to have coupling capacitances to thereby transmit a write signal on corresponding complimentary bit lines.

    Abstract translation: 本发明提供了一种具有SRAM的半导体集成电路器件,其满足对具有低电源电压的SNM和写入裕度两者的要求。 半导体集成电路装置包括:与多个字线和多个互补位线对应地设置的多个静态存储单元; 多个存储单元电源线,其各自向连接到多个互补位线的多个存储器单元中的每一个提供工作电压; 多个电源电路由电阻单元构成,每个电阻单元各自向存储单元电源线提供电源电压; 以及预充电电路,其向互补位线提供与电源电压相对应的预充电电压,其中使存储单元电源线具有耦合电容,从而在相应的互补位线上传输写信号。

    SEMICONDUCTOR DEVICE HAVING MULTIPORT MEMORY
    9.
    发明申请
    SEMICONDUCTOR DEVICE HAVING MULTIPORT MEMORY 有权
    具有多个存储器的半导体器件

    公开(公告)号:US20150003140A1

    公开(公告)日:2015-01-01

    申请号:US14490235

    申请日:2014-09-18

    Abstract: A semiconductor device enabling expansion of a noise margin. For example, in a memory area in which each memory cell MC is coupled to a word line WLA for a first port and a word line WLB for a second port, and a plurality of memory cells MC are disposed in a matrix shape, each word line is disposed in the order of WLA0, WLB0, WLB1, WLA1, WLA2. Further, a pitch d2 between WLA-WLA and between WLB-WLB is made smaller than a pitch d1 between WLA-WLB. As such, the word lines of an identical port are disposed at the pitch d2 on one of both sides of a certain word line and the word lines of different ports are disposed at the pitch d1 on the other.

    Abstract translation: 能够扩大噪声容限的半导体器件。 例如,在存储单元MC与第一端口的字线WLA和第二端口的字线WLB连接的存储区域中,并且多个存储单元MC以矩阵形状配置, 线以WLA0,WLB0,WLB1,WLA1,WLA2的顺序排列。 此外,使WLA-WLA和WLB-WLB之间的间距d2小于WLA-WLB之间的间距d1。 这样,相同端口的字线以某一字线的两侧之一的间距d2设置,而不同端口的字线以间距d1设置。

Patent Agency Ranking