-
公开(公告)号:US12302557B2
公开(公告)日:2025-05-13
申请号:US18362092
申请日:2023-07-31
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Bo-Feng Young , Sai-Hooi Yeong , Chi On Chui , Chun-Chieh Lu , Yu-Ming Lin
Abstract: In an embodiment, a method includes forming a multi-layer stack including alternating layers of an isolation material and a semiconductor material, patterning the multi-layer stack to form a first channel structure in a first region of the multi-layer stack, where the first channel structure includes the semiconductor material, depositing a memory film layer over the first channel structure, etching a first trench extending through a second region of the multi-layer stack to form a first dummy bit line and a first dummy source line in the second region, where the first dummy bit line and first dummy source line each include the semiconductor material, and replacing the semiconductor material of the first dummy bit line and the first dummy source line with a conductive material to form a first bit line and a first source line.
-
公开(公告)号:US20240365559A1
公开(公告)日:2024-10-31
申请号:US18766899
申请日:2024-07-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Bo-Feng Young , Sai-Hooi Yeong , Chi On Chui , Yu-Ming Lin
IPC: H10B51/30 , H01L21/02 , H01L21/768 , H01L29/06 , H01L29/24 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/786 , H10B43/20 , H10B43/30 , H10B51/20 , H10B99/00
CPC classification number: H10B51/30 , H01L21/02565 , H01L21/02603 , H01L21/76816 , H01L21/76877 , H01L29/0673 , H01L29/24 , H01L29/42392 , H01L29/66969 , H01L29/78391 , H01L29/78696 , H10B43/20 , H10B43/30 , H10B51/20 , H10B99/00
Abstract: 3D-NOR memory array devices and methods of manufacture are disclosed herein. A method includes forming a multi-layer stack over a substrate by forming alternating layers of an isolation material and a dummy material. An array of dummy nanostructures is formed in a channel region of the multi-layer stack by performing a wire release process. Once the nanostructures have been formed, a single layer of an oxide semiconductor material is deposited over and surrounds the dummy nanostructures. A memory film is then deposited over the oxide semiconductor material and a conductive wrap-around structure is formed over the memory film. Source/bit line structures may be formed by replacing the layers of the dummy material outside of the channel region with a metal fill material. A staircase conductor structure can be formed the source/bit line structures in a region of the multi-layer stack adjacent the memory array.
-
63.
公开(公告)号:US20240365557A1
公开(公告)日:2024-10-31
申请号:US18770406
申请日:2024-07-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Sai-Hooi Yeong , Bo-Feng Young , Yu-Ming Lin , Chi On Chui
CPC classification number: H10B51/20 , H01L29/40111 , H01L29/78391 , H01L29/785 , H01L29/78696 , H10B51/00 , H10B51/10 , H10B51/30
Abstract: A device includes a first channel; a second channel above the first channel; and a gate structure surrounding the first and second channels, wherein the gate structure includes a ferroelectric (FE) layer surrounding the first and second channels and a gate metal layer surrounding the FE layer. The device further includes two first electrodes connected to two sides of the first channel; two second electrodes connected to two sides of the second channel; a dielectric layer between the first and the second electrodes; and an inner spacer layer between the two first electrodes and the gate structure.
-
公开(公告)号:US20240331754A1
公开(公告)日:2024-10-03
申请号:US18742089
申请日:2024-06-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Bo-Feng Young , Sai-Hooi Yeong , Chao-I Wu , Sheng-Chen Wang , Yu-Ming Lin
CPC classification number: G11C11/2257 , G11C11/223 , G11C11/2255 , H10B43/27 , H10B51/10 , H10B51/20 , H10B51/30
Abstract: 3D memory arrays including dummy conductive lines and methods of forming the same are disclosed. In an embodiment, a memory array includes a ferroelectric (FE) material over a semiconductor substrate, the FE material including vertical sidewalls in contact with a word line; an oxide semiconductor (OS) layer over the FE material, the OS layer contacting a source line and a bit line, the FE material being between the OS layer and the word line; a transistor including a portion of the FE material, a portion of the word line, a portion of the OS layer, a portion of the source line, and a portion of the bit line; and a first dummy word line between the transistor and the semiconductor substrate, the FE material further including first tapered sidewalls in contact with the first dummy word line.
-
公开(公告)号:US12101939B2
公开(公告)日:2024-09-24
申请号:US17883834
申请日:2022-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Chieh Lu , Sai-Hooi Yeong , Bo-Feng Young , Yu-Ming Lin , Chi On Chui , Han-Jong Chia , Chenchen Jacob Wang
Abstract: A method of forming a memory device includes: forming a first layer stack and a second layer stack successively over a substrate, the first layer stack and the second layer stack having a same layered structure that includes a dielectric material, a channel material over the dielectric material, and a source/drain material over the channel material; forming openings that extend through the first layer stack and the second layer stack; forming inner spacers by replacing portions of the source/drain material exposed by the openings with a first dielectric material; lining sidewalls of the openings with a ferroelectric material; forming gate electrodes by filling the openings with an electrically conductive material; forming a recess through the first layer stack and the second layer stack, the recess extending from a sidewall of the second layer stack toward the gate electrodes; and filling the recess with a second dielectric material.
-
66.
公开(公告)号:US20240313082A1
公开(公告)日:2024-09-19
申请号:US18669052
申请日:2024-05-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chien Ning Yao , Bo-Feng Young , Chih-Hao Wang , Kuan-Lun Cheng , Sai-Hooi Yeong
IPC: H01L29/49 , H01L21/02 , H01L21/28 , H01L21/764 , H01L29/06 , H01L29/423 , H01L29/66 , H01L29/786
CPC classification number: H01L29/4991 , H01L21/02603 , H01L21/28123 , H01L21/764 , H01L29/0673 , H01L29/42392 , H01L29/66545 , H01L29/66553 , H01L29/66636 , H01L29/66742 , H01L29/78618 , H01L29/78696
Abstract: A semiconductor structure includes a stack of semiconductor layers disposed over a substrate, a metal gate stack having a top portion disposed over the stack of semiconductor layers and a bottom portion interleaved with the stack of semiconductor layers, an inner spacer disposed on sidewalls of the bottom portion of the metal gate stack, an air gap extending in the inner spacer, and an epitaxial source/drain (S/D) feature disposed over the inner spacer and adjacent to the metal gate stack.
-
公开(公告)号:US12069864B2
公开(公告)日:2024-08-20
申请号:US17186852
申请日:2021-02-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Ming Lin , Bo-Feng Young , Sai-Hooi Yeong , Han-Jong Chia , Chi On Chui
Abstract: A device includes a semiconductor substrate; a first word line over the semiconductor substrate, the first word line providing a first gate electrode for a first transistor; and a second word line over the first word line. The second word line is insulated from the first word line by a first dielectric material, and the second word line providing a second gate electrode for a second transistor over the first transistor. The device further including a source line intersecting the first word line and the second word line; a bit line intersecting the first word line and the second word line; a memory film between the first word line and the source line; and a first semiconductor material between the memory film and the source line.
-
公开(公告)号:US12051750B2
公开(公告)日:2024-07-30
申请号:US17884285
申请日:2022-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Chieh Lu , Sai-Hooi Yeong , Bo-Feng Young , Yu-Ming Lin , Chih-Yu Chang
IPC: H01L29/78 , G11C11/22 , H01L29/04 , H01L29/24 , H01L29/66 , H01L29/786 , H10B51/10 , H10B51/20 , H10B51/30
CPC classification number: H01L29/78391 , G11C11/223 , G11C11/2255 , G11C11/2257 , H01L29/04 , H01L29/24 , H01L29/66969 , H01L29/7869 , H10B51/10 , H10B51/20 , H10B51/30
Abstract: A memory cell includes a thin film transistor over a semiconductor substrate. The thin film transistor comprising: a ferroelectric (FE) material contacting a word line, the FE material being a hafnium-comprising compound, and the hafnium-comprising compound comprising a rare earth metal; and an oxide semiconductor (OS) layer contacting a source line and a bit line, wherein the FE material is disposed between the OS layer and the word line.
-
公开(公告)号:US12040006B2
公开(公告)日:2024-07-16
申请号:US17815032
申请日:2022-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Bo-Feng Young , Sai-Hooi Yeong , Chao-I Wu , Sheng-Chen Wang , Yu-Ming Lin
CPC classification number: G11C11/2257 , G11C11/223 , G11C11/2255 , H10B43/27 , H10B51/10 , H10B51/20 , H10B51/30
Abstract: 3D memory arrays including dummy conductive lines and methods of forming the same are disclosed. In an embodiment, a memory array includes a ferroelectric (FE) material over a semiconductor substrate, the FE material including vertical sidewalls in contact with a word line; an oxide semiconductor (OS) layer over the FE material, the OS layer contacting a source line and a bit line, the FE material being between the OS layer and the word line; a transistor including a portion of the FE material, a portion of the word line, a portion of the OS layer, a portion of the source line, and a portion of the bit line; and a first dummy word line between the transistor and the semiconductor substrate, the FE material further including first tapered sidewalls in contact with the first dummy word line.
-
公开(公告)号:US20240030319A1
公开(公告)日:2024-01-25
申请号:US18473721
申请日:2023-09-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Bo-Feng Young , Po-Chi Wu , Che-Cheng Chang
IPC: H01L29/66 , H01L29/78 , H01L21/3065 , H01L29/10
CPC classification number: H01L29/66818 , H01L29/7848 , H01L29/66795 , H01L21/3065 , H01L29/1037 , H01L29/66545 , H01L29/785 , H01L29/165
Abstract: A manufacturing process and device are provided in which a first opening in formed within a substrate. The first opening is reshaped into a second opening using a second etching process. The second etching process is performed with a radical etch in which neutral ions are utilized. As such, substrate push is reduced.
-
-
-
-
-
-
-
-
-