SEMICONDUCTOR DEVICE
    21.
    发明申请

    公开(公告)号:US20250089352A1

    公开(公告)日:2025-03-13

    申请号:US18434041

    申请日:2024-02-06

    Abstract: A semiconductor includes a substrate, first and second active patterns that are on the substrate and extend in a first horizontal direction, a first gate electrode that is on the first active pattern and extends in a second horizontal direction, a second gate electrode that is on the second active pattern and extends in the second horizontal direction, an active cut trench that extends in the second horizontal direction and is between the first gate electrode and the second gate electrode, an active cut including a first layer and a second layer on the first layer, a first source/drain region that is between the first gate electrode and the active cut and is on the first active pattern, and a first source/drain contact that is on the first source/drain region, where at least a part of the first source/drain contact overlaps the first layer in a vertical direction.

    Semiconductor devices
    22.
    发明授权

    公开(公告)号:US12183800B2

    公开(公告)日:2024-12-31

    申请号:US18449734

    申请日:2023-08-15

    Abstract: Semiconductor devices include a first active pattern including a first lower pattern extending in a first direction and a first sheet pattern spaced apart from the first lower pattern; and a first gate electrode on the first lower pattern, the first gate electrode extending in a second direction and surrounding the first sheet pattern, wherein the first lower pattern includes a first sidewall and a second sidewall opposite to each other, each of the first sidewall of the first lower pattern and the second sidewall of the first lower pattern extends in the first direction, the first gate electrode overlaps the first sidewall of the first lower pattern in the second direction by a first depth, the first gate electrode overlaps the second sidewall of the first lower pattern in the second direction by a second depth, and the first depth is different from the second depth.

    SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME

    公开(公告)号:US20240421189A1

    公开(公告)日:2024-12-19

    申请号:US18596179

    申请日:2024-03-05

    Abstract: The present disclosure relates to semiconductor devices. An example semiconductor device includes a substrate including first and second regions, a first bridge pattern extending in a first direction on the first region, a first gate structure extending in a second direction intersecting the first direction, first epitaxial patterns connected to the first bridge pattern on side surfaces of the first gate structure, first inner spacers interposed between the substrate and the first bridge pattern and between the first gate structure and the first epitaxial patterns, a second bridge pattern extending in the first direction on the second region, a second gate structure extending in the second direction, second epitaxial patterns connected to the second bridge pattern on side surfaces of the second gate structure, and second inner spacers interposed between the substrate and the second bridge pattern and between the second gate structure and the second epitaxial patterns.

    SEMICONDUCTOR DEVICE
    24.
    发明申请

    公开(公告)号:US20240405073A1

    公开(公告)日:2024-12-05

    申请号:US18538290

    申请日:2023-12-13

    Abstract: A semiconductor device is provided including an active pattern disposed on a substrate, a source/drain pattern on the active pattern, a channel pattern configured to electrically connect the source/drain patterns and including stacked semiconductor patterns spaced apart from each other in a first direction perpendicular to an upper surface of the substrate, a gate pattern configured to cross between the source/drain patterns in a second direction parallel to the upper surface of the substrate, on the channel pattern, and to have a main gate portion and sub-gate portions, and inner gate spacers between the sub-gate portions and the source/drain pattern. A first distance between adjacent source/drain patterns along a given one of the sub-gate portions in the second direction is greater than a second distance between adjacent source/drain patterns passing through the semiconductor patterns in the second direction.

    SEMICONDUCTOR DEVICE
    25.
    发明公开

    公开(公告)号:US20240186392A1

    公开(公告)日:2024-06-06

    申请号:US18062116

    申请日:2022-12-06

    Abstract: A semiconductor device including a substrate, a first and second active pattern extending in a first horizontal direction on the substrate, the second active pattern apart from the first active pattern in the first horizontal direction, first nanosheets apart from each other in a vertical direction on the first active pattern, second nanosheets apart from each other in the vertical direction on the first and second active patterns, a gate electrode extending in a second horizontal direction different from the first horizontal direction on the first active pattern and surrounding the first nanosheets, a source/drain region between the first and second nanosheets, an active cut penetrating the second nanosheets in the vertical direction, extending to the substrate, and separating the first and second active patterns, and a sacrificial layer between the source/drain region and the active cut, in contact with the active cut, and including silicon germanium may be provided.

    SEMICONDUCTOR DEVICES AND  METHODS OF MANUFACTURING THE SAME

    公开(公告)号:US20230290783A1

    公开(公告)日:2023-09-14

    申请号:US18059639

    申请日:2022-11-29

    Abstract: A semiconductor device includes a substrate including an N-stack cell, a buffer cell and an M-stack cell that are on the substrate, the buffer cell being between the N-stack and M-stack cells, an active pattern extending from the N-stack cell to the M-stack cell via the buffer cell, an N-stack channel pattern on the active pattern of the N-stack cell, an M-stack channel pattern on the active pattern of the M-stack cell, a dummy channel pattern on the active pattern of the buffer cell, an N-stack epitaxial pattern between the N-stack channel pattern and the dummy channel pattern, and an M-stack epitaxial pattern between the M-stack channel pattern and the dummy channel pattern. The N-stack channel pattern includes stacked N semiconductor patterns. The M-stack channel pattern includes stacked M semiconductor patterns. Each of N and M is an integer number of 2 or more, and M is greater than N.

Patent Agency Ranking