Field-effect transistor, field-effect transistor array structure and method of manufacturing field-effect transistor

    公开(公告)号:US11640980B2

    公开(公告)日:2023-05-02

    申请号:US17399175

    申请日:2021-08-11

    Abstract: A field-effect transistor includes a gate structure comprising a structure in which a first insulating layer, a first gate electrode, and a second insulating layer are sequentially stacked on a first conductive layer, the gate structure surrounding a first hole through the first insulating layer and exposing a part of the first conductive layer; a second conductive layer on the second insulating layer and surrounding a second hole connected to the first hole and exposing a part of the first conductive layer; a first gate insulating layer covering an inner wall of the gate structure exposed by the first hole; a semiconductor layer covering a part of the first conductive layer exposed through the first hole and the second hole, the first gate insulating layer, and the second conductive layer; a second gate insulating layer covering the semiconductor layer; and a second gate electrode filling the first and second holes.

    Reticle fabrication method and semiconductor device fabrication method including the same

    公开(公告)号:US11294290B2

    公开(公告)日:2022-04-05

    申请号:US16911819

    申请日:2020-06-25

    Abstract: Disclosed are reticle fabrication methods and semiconductor device fabrication methods. The reticle fabrication method includes performing a photolithography process on a test substrate using a first reticle having first patterns, measuring the test substrate to obtain measured images, designing a second reticle having second patterns, redesigning the second reticle based on a margin of the photolithography process, and manufacturing the redesigned second reticle. Redesigning the second reticle includes obtaining sample images from the measured images when the first patterns are the same as the second patterns, obtaining contour images that have contours of sample patterns in the sample images, overlapping the contours to obtain a contour overlay value, and comparing the contour overlay value with a reference value to determine defects of the second patterns.

    METHOD AND APPARATUS FOR TRANSMITTING SIGNALS HAVING TEMPORAL CORRELATION

    公开(公告)号:US20170134914A1

    公开(公告)日:2017-05-11

    申请号:US15344464

    申请日:2016-11-04

    Abstract: A method for transmitting data in a mobile device includes transmitting, to a reception device, a connection request message comprising information indicating whether the transmission device supports message transmission having temporal correlation; receiving, from the reception device, a connection response message comprising information indicating whether the reception device supports the message transmission in response to the connection request message; and if both the transmission device and the reception device support the message transmission, transmitting, to the reception device, at least two of messages having temporal correlation, the at least two of messages comprising identification information, wherein the identification information indicates that the at least two of messages have temporal correlation.

    Electronic device and method of manufacturing the same

    公开(公告)号:US12230711B2

    公开(公告)日:2025-02-18

    申请号:US18487275

    申请日:2023-10-16

    Abstract: Provided are an electronic device and a method of manufacturing the same. The electronic device includes a ferroelectric crystallization layer between a substrate and a gate electrode and a crystallization prevention layer between the substrate and the ferroelectric crystallization layer. The ferroelectric crystallization layer is at least partially crystallized and includes a dielectric material having ferroelectricity or anti-ferroelectricity. Also, the crystallization prevention layer prevents crystallization in the ferroelectric crystallization layer from being spread toward the substrate.

    LAYOUT CORRECTION METHOD AND MASK MANUFACTURING METHOD USING THE SAME

    公开(公告)号:US20240362395A1

    公开(公告)日:2024-10-31

    申请号:US18394330

    申请日:2023-12-22

    CPC classification number: G06F30/398 G03F1/36

    Abstract: A layout correction method for a semiconductor device includes receiving a design layout including at least a target layer and a reference layer, detecting target edges including target patterns in the target layer, and detecting reference edges including reference patterns in the reference layer, determining a dissection point in a section intersecting a space between reference patterns on a target edge having three or more intersecting reference edges, generating segments by dissecting the target edges based on dissection points set for the target edges, setting an evaluation point at an intermediate point of a section intersecting a reference pattern in a segment intersecting the reference pattern, among the segments, determining a movement amount of segments having evaluation points set on the segments by inputting a feature measured at the evaluation points to a layout correction model, and generating a corrected layout by moving the segments based on the movement amount.

Patent Agency Ranking