ANTENNA MODULE AS A RADIO-FREQUENCY (RF) INTEGRATED CIRCUIT (IC) DIE WITH AN INTEGRATED ANTENNA SUBSTRATE, AND RELATED FABRICATION METHODS

    公开(公告)号:US20240347913A1

    公开(公告)日:2024-10-17

    申请号:US18300067

    申请日:2023-04-13

    CPC classification number: H01Q9/0407 H01Q1/2283

    Abstract: An antenna module as a radio-frequency (RF) integrated circuit (IC) semiconductor die (“die”) with an integrated antenna substrate. The die with the integrated antenna substrate can be provided as part of a single IC chip that is fabricated as part of a wafer-level fabrication process as an example. The antenna elements are formed in one more antenna layers as part of an antenna substrate. The antenna layers may be formed as re-distribution layers (RDLs) for example to support smaller line-spacing (LS) and/or smaller pitched metal interconnects for forming and interconnecting to smaller wavelength antenna elements for supporting higher frequency communications. The antenna substrate is formed on a semiconductor wafer of an IC as part of the die. In this manner, the antenna layers can be formed as part of a wafer-level fabrication process used to form the die to form the antenna layers.

    Self-aligned collector heterojunction bipolar transistor (HBT)

    公开(公告)号:US11355617B2

    公开(公告)日:2022-06-07

    申请号:US16589444

    申请日:2019-10-01

    Abstract: Certain aspects of the present disclosure generally relate to an integrated circuit (IC) having a heterojunction bipolar transistor (HBT) device. The HBT device generally includes an emitter region, a collector region, and a base region disposed between the emitter region and the collector region, the base region and the collector region comprising different semiconductor materials. The HBT device may also include an etch stop layer disposed between the collector region and the base region. The HBT device also includes an emitter contact, wherein the emitter region is between the emitter contact and the base region, and a collector contact, wherein the collector region is between the collector contact and the base region.

    Electrostatic discharge (ESD) robust transistor

    公开(公告)号:US10748891B1

    公开(公告)日:2020-08-18

    申请号:US16274129

    申请日:2019-02-12

    Inventor: Ranadeep Dutta

    Abstract: A multi-gate active device includes a source region coupled to source contacts and a first drain region coupled to first drain contacts. The multi-gate active device also includes a first meshed silicide stop on the first drain region. The first meshed silicide stop surrounds the first drain contacts. The multi-gate active device further includes a first gate over a first channel between the source region and the first drain region.

    Transistor with lightly doped drain (LDD) compensation implant

    公开(公告)号:US10707352B2

    公开(公告)日:2020-07-07

    申请号:US16149505

    申请日:2018-10-02

    Inventor: Ranadeep Dutta

    Abstract: Certain aspects of the present disclosure generally relate to a transistor having an implant region for reducing a net doping concentration below an edge of a gate region of the transistor. One example transistor generally includes a first semiconductor region, a second semiconductor region, and a third semiconductor region, the first semiconductor region being between and having a different doping type than the second semiconductor region and the third semiconductor region. In certain aspects, the transistor also includes a gate dielectric layer disposed above the first semiconductor region, a non-insulative region disposed above the gate dielectric layer, and an implant region disposed above the second semiconductor region, the implant region having a different doping type than the second semiconductor region.

Patent Agency Ranking