SEMICONDUCTOR DEVICES AND DATA STORAGE SYSTEMS INCLUDING THE SAME

    公开(公告)号:US20250169052A1

    公开(公告)日:2025-05-22

    申请号:US18670998

    申请日:2024-05-22

    Abstract: A semiconductor device includes a first substrate structure including a substrate, first circuit devices on the substrate, second circuit devices that extend into the substrate, a gate isolation layer penetrating the substrate and between the second circuit devices, and a second substrate structure electrically connected to the first substrate structure on the first substrate structure, and including gate electrodes electrically connected to the first and second circuit devices. Adjacent second circuit devices among the second circuit devices are disposed symmetrically with respect to the gate isolation layer.

    NON-VOLATILE MEMORY DEVICE
    4.
    发明申请

    公开(公告)号:US20250048639A1

    公开(公告)日:2025-02-06

    申请号:US18653301

    申请日:2024-05-02

    Abstract: A non-volatile memory device includes a peripheral circuit and a memory cell array that are sequentially stacked. The peripheral circuit includes, a device isolation layer defining an active region within a substrate, a first gate electrode extending in a first horizontal direction on the active region, an insulating pattern in a first recess and a second recess spaced apart in a second horizontal direction within the active region on opposing sides of the first gate electrode, a first low concentration doped region along an outer wall of the first recess, a second low concentration doped region along an outer wall of the second recess, a first source/drain region buried in the first low concentration doped region, and a second source/drain region buried in the second low concentration doped region.

    SEMICONDUCTOR DEVICES
    5.
    发明公开

    公开(公告)号:US20230402454A1

    公开(公告)日:2023-12-14

    申请号:US18133977

    申请日:2023-04-12

    Abstract: A semiconductor device includes a first isolation structure extending through an upper portion of a substrate and defining a first active region, a first gate structure on the substrate, and first source/drain regions at upper portions of the first active region adjacent to the first gate structure. The first isolation structure includes an upper isolation pattern structure and a lower isolation pattern. The upper isolation pattern structure includes a first isolation pattern and a second isolation pattern covering a sidewall of the first isolation pattern. The lower isolation pattern is formed under and contacting the upper isolation pattern structure, and a width of the lower isolation pattern is greater than a width of the upper isolation pattern structure.

Patent Agency Ranking