-
公开(公告)号:US11348900B2
公开(公告)日:2022-05-31
申请号:US16899335
申请日:2020-06-11
Applicant: MediaTek Inc.
Inventor: Tzu-Hung Lin , Yu-Hua Huang , Wei-Che Huang , Ming-Tzong Yang
IPC: H01L25/065 , H01L23/00 , H01L25/18
Abstract: A package structure comprising: a substrate, having at least one conductive units provided at a first surface of the substrate; at least one first die, provided on a second surface of the substrate; a connecting layer, provided on the first die; a second die, provided on the connecting layer, wherein the connecting layer comprises at least one bump for connecting the first die; and at least one bonding wire. The connecting layer has a first touch side and a second touch side, the first touch side contacts a first surface of the first die and the second touch side contacts a second surface of the second die, an area of the first touch side is smaller than which for the first surface of the first die, and a size of the first die equals to which of the second die.
-
公开(公告)号:US10727202B2
公开(公告)日:2020-07-28
申请号:US15347803
申请日:2016-11-10
Applicant: MEDIATEK INC.
Inventor: Tzu-Hung Lin , Yu-Hua Huang , Wei-Che Huang , Ming-Tzong Yang
IPC: H01L23/48 , H01L25/065 , H01L23/00 , H01L25/18
Abstract: A package structure comprising: a substrate, having at least one conductive units provided at a first surface of the substrate; at least one first die, provided on a second surface of the substrate; a connecting layer, provided on the first die; a second die, provided on the connecting layer, wherein the connecting layer comprises at least one bump for connecting the first die; and at least one bonding wire. The connecting layer has a first touch side and a second touch side, the first touch side contacts a first surface of the first die and the second touch side contacts a second surface of the second die, an area of the first touch side is smaller than which for the first surface of the first die, and a size of the first die equals to which of the second die.
-
公开(公告)号:US20200168572A1
公开(公告)日:2020-05-28
申请号:US16779217
申请日:2020-01-31
Applicant: MediaTek Inc.
Inventor: Tzu-Hung Lin , I-Hsuan Peng , Nai-Wei Liu , Wei-Che Huang , Che-Ya Chou
IPC: H01L23/66 , H01L23/538 , H01L23/552 , H01L23/00 , H01L25/16
Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a first semiconductor package including a first redistribution layer (RDL) structure having a first surface and a second surface opposite to the first substrate. The first RDL structure includes a plurality of first conductive traces close to the first surface of the first RDL structure. An antenna pattern is disposed close to the second surface of the first RDL structure. A first semiconductor die is disposed on the first surface of the first RDL structure and electrically coupled to the first RDL structure. A plurality of conductive structures is disposed on the first surface of the first RDL structure and electrically coupled to the first RDL structure. The plurality of conductive structures is spaced apart from the antenna pattern through the plurality of first conductive traces of the first RDL structure.
-
公开(公告)号:US10483211B2
公开(公告)日:2019-11-19
申请号:US15418896
申请日:2017-01-30
Applicant: MEDIATEK INC.
Inventor: Tzu-Hung Lin , I-Hsuan Peng , Ching-Wen Hsiao , Nai-Wei Liu , Wei-Che Huang
IPC: H01L23/538 , H01L25/16 , H01L21/48 , H01L21/56 , H01L23/31 , H01L25/065 , H01L25/10 , H01L25/00 , H01L49/02 , H01L23/498 , H01L23/00
Abstract: A semiconductor package structure including a first semiconductor package is provided. The first semiconductor package includes a first redistribution layer (RDL) structure having a first surface and a second surface opposite thereto. A first semiconductor die is disposed on and electrically coupled to the first surface of the first RDL structure. A first molding compound is disposed on the first surface of the first RDL structure and surrounds the first semiconductor die. A plurality of solder balls or conductive pillar structures is disposed in the first molding compound and electrically coupled to the first semiconductor die through the first RDL structure. A method for forming the semiconductor package is also provided.
-
公开(公告)号:US09899261B2
公开(公告)日:2018-02-20
申请号:US15365394
申请日:2016-11-30
Applicant: MediaTek Inc.
Inventor: Cheng-Chou Hung , Ming-Tzong Yang , Tung-Hsing Lee , Wei-Che Huang , Yu-Hua Huang , Tzu-Hung Lin
IPC: H01L23/48 , H01L21/768 , H01L29/06 , H01L21/761 , H01L23/00 , H01L23/498
CPC classification number: H01L21/76898 , H01L21/761 , H01L23/481 , H01L23/49816 , H01L23/49827 , H01L24/11 , H01L29/0619 , H01L29/0623 , H01L2224/13 , H01L2924/0002 , H01L2924/00
Abstract: A semiconductor package structure having a substrate, wherein the substrate has a front side and a back side, a through silicon via (TSV) interconnect structure formed in the substrate, and a first guard ring doped region and a second guard ring doped region formed in the substrate. The second guard ring doped region is disposed between the first guard ring doped region and the TSV interconnect structure.
-
公开(公告)号:US20200303352A1
公开(公告)日:2020-09-24
申请号:US16899335
申请日:2020-06-11
Applicant: MediaTek Inc.
Inventor: Tzu-Hung Lin , Yu-Hua Huang , Wei-Che Huang , Ming-Tzong Yang
IPC: H01L25/065 , H01L23/00
Abstract: A package structure comprising: a substrate, having at least one conductive units provided at a first surface of the substrate; at least one first die, provided on a second surface of the substrate; a connecting layer, provided on the first die; a second die, provided on the connecting layer, wherein the connecting layer comprises at least one bump for connecting the first die; and at least one bonding wire. The connecting layer has a first touch side and a second touch side, the first touch side contacts a first surface of the first die and the second touch side contacts a second surface of the second die, an area of the first touch side is smaller than which for the first surface of the first die, and a size of the first die equals to which of the second die.
-
公开(公告)号:US10332830B2
公开(公告)日:2019-06-25
申请号:US15592488
申请日:2017-05-11
Applicant: MediaTek Inc.
Inventor: Ming-Tzong Yang , Wei-Che Huang , Tzu-Hung Lin
IPC: H01L23/48 , H01L23/522 , H01L23/31 , H01L23/538 , H01L23/00 , H01L25/10 , H01L23/498
Abstract: A semiconductor package assembly having a first semiconductor package, with a first redistribution layer (RDL) structure, a first semiconductor die having through silicon via (TSV) interconnects formed passing therethrough coupled to the first RDL structure, and a second semiconductor package stacked on the first semiconductor package with a second redistribution layer (RDL) structure. The assembly further includes a second semiconductor die without through silicon via (TSV) interconnects formed passing therethrough, coupled to the second RDL structure, and a third semiconductor package stacked on the second semiconductor package, having a third redistribution layer (RDL) structure, a third semiconductor die without through silicon via (TSV) interconnects formed passing therethrough coupled to the third RDL structure. the third semiconductor package is coupled to the second RDL structure by second vias passing through a second molding compound between the third semiconductor package and the second RDL structure.
-
公开(公告)号:US09712130B2
公开(公告)日:2017-07-18
申请号:US14874888
申请日:2015-10-05
Applicant: MediaTek Inc.
Inventor: Ming-Tzong Yang , Cheng-Chou Hung , Tung-Hsing Lee , Wei-Che Huang
CPC classification number: H03H7/0115 , H01P1/20381 , H01P7/082 , H03H3/00
Abstract: An implementation of the invention is directed to a passive device cell having a substrate layer, and intermediary layer formed above the substrate layer, and a passive device formed above the intermediary layer. The intermediary layer includes a plurality of LC resonators and a plurality of segmented conductive lines, wherein the plurality of segmented conductive lines are disposed between the plurality of LC resonators.
-
公开(公告)号:US09679842B2
公开(公告)日:2017-06-13
申请号:US14741820
申请日:2015-06-17
Applicant: MediaTek Inc.
Inventor: Ming-Tzong Yang , Wei-Che Huang , Tzu-Hung Lin
IPC: H01L23/48 , H01L23/522 , H01L23/31 , H01L23/538 , H01L23/00 , H01L25/10 , H01L23/498
CPC classification number: H01L23/5226 , H01L23/3171 , H01L23/49816 , H01L23/49827 , H01L23/5389 , H01L24/19 , H01L24/24 , H01L24/25 , H01L25/105 , H01L2224/12105 , H01L2224/13025 , H01L2224/16145 , H01L2224/24137 , H01L2224/24146 , H01L2224/24226 , H01L2224/25171 , H01L2224/73209 , H01L2224/73253 , H01L2225/06513 , H01L2225/06541 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058 , H01L2924/1431 , H01L2924/1432 , H01L2924/1436 , H01L2924/18161 , H01L2924/18162
Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a first semiconductor package and a second semiconductor package stacked on the first semiconductor package. The first semiconductor package includes a first redistribution layer (RDL) structure. A first semiconductor die is coupled to the first RDL structure. A first molding compound surrounds the first semiconductor die, and is in contact with the RDL structure and the first semiconductor die. The second semiconductor package includes a second redistribution layer (RDL) structure. A first dynamic random access memory (DRAM) die without through silicon via (TSV) interconnects formed passing therethrough is coupled to the second RDL structure.
-
公开(公告)号:US09524948B2
公开(公告)日:2016-12-20
申请号:US14040732
申请日:2013-09-30
Applicant: MEDIATEK INC.
Inventor: Tzu-Hung Lin , Yu-Hua Huang , Wei-Che Huang , Ming-Tzong Yang
IPC: H01L23/48 , H01L23/00 , H01L25/065 , H01L25/18
CPC classification number: H01L25/0657 , H01L24/16 , H01L24/32 , H01L24/48 , H01L24/73 , H01L25/18 , H01L2224/16145 , H01L2224/32014 , H01L2224/32058 , H01L2224/32105 , H01L2224/32145 , H01L2224/48227 , H01L2224/73204 , H01L2224/73207 , H01L2224/73215 , H01L2225/0651 , H01L2225/06513 , H01L2225/06562 , H01L2225/06565 , H01L2225/06568 , H01L2924/00014 , H01L2924/1431 , H01L2924/1434 , H01L2924/15311 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2924/00 , H01L2224/05599 , H01L2224/85399
Abstract: A package structure, comprising: a substrate, having at least one conductive units provided at a first surface of the substrate; at least one first die, provided on a second surface of the substrate; a connecting layer; a second die, provided on the connecting layer, wherein the connecting layer comprises at least one bump for connecting the first die to the second die such that the first die and the second die are electrically connected; and at least one bonding wire, for electrically connecting the first die to the conductive units or the substrate.
Abstract translation: 一种封装结构,包括:衬底,其具有设置在所述衬底的第一表面处的至少一个导电单元; 至少一个第一管芯,设置在所述衬底的第二表面上; 连接层; 设置在所述连接层上的第二管芯,其中所述连接层包括用于将所述第一管芯连接到所述第二管芯的至少一个突起,使得所述第一管芯和所述第二管芯电连接; 以及用于将第一管芯电连接到导电单元或基板的至少一个接合线。
-
-
-
-
-
-
-
-
-