-
公开(公告)号:US12107042B2
公开(公告)日:2024-10-01
申请号:US17972340
申请日:2022-10-24
Applicant: Intel Corporation
Inventor: Robert Starkston , Debendra Mallik , John S. Guzek , Chia-Pin Chiu , Deepak Kulkarni , Ravi V. Mahajan
IPC: H01L23/48 , H01L23/00 , H01L23/522 , H01L23/538 , H01L25/00 , H01L25/065 , H01L21/56 , H01L25/18
CPC classification number: H01L23/5226 , H01L23/5385 , H01L24/06 , H01L24/14 , H01L25/0655 , H01L25/50 , H01L21/563 , H01L24/05 , H01L24/13 , H01L25/18 , H01L2224/0401 , H01L2224/05541 , H01L2224/05568 , H01L2224/0603 , H01L2224/131 , H01L2224/1403 , H01L2224/16225 , H01L2224/16227 , H01L2224/83102 , H01L2924/12042 , H01L2924/15192 , H01L2224/83102 , H01L2924/00014 , H01L2224/05541 , H01L2924/206 , H01L2224/131 , H01L2924/014 , H01L2924/12042 , H01L2924/00
Abstract: Embodiments of a system and methods for localized high density substrate routing are generally described herein. In one or more embodiments an apparatus includes a medium, first and second circuitry elements, an interconnect element, and a dielectric layer. The medium can include low density routing therein. The interconnect element can be embedded in the medium, and can include a plurality of electrically conductive members therein, the electrically conductive member can be electrically coupled to the first circuitry element and the second circuitry element. The interconnect element can include high density routing therein. The dielectric layer can be over the interconnect die, the dielectric layer including the first and second circuitry elements passing therethrough.
-
公开(公告)号:US11923257B2
公开(公告)日:2024-03-05
申请号:US17406512
申请日:2021-08-19
Applicant: Intel Corporation
Inventor: Robert Starkston , Robert L. Sankman , Scott M. Mokler , Richard Christopher Stamey , Amruthavalli Pallavi Alur
IPC: H01L23/498 , H01L23/13 , H01L23/485 , H01L23/488 , H01L23/538
CPC classification number: H01L23/13 , H01L23/485 , H01L23/488 , H01L23/49816 , H01L23/5383 , H01L23/5385 , H01L2224/16225 , H01L2924/15311
Abstract: Hybrid microelectronic substrates, and related devices and methods, are disclosed herein. In some embodiments, a hybrid microelectronic substrate may include a low-density microelectronic substrate having a recess at a first surface, and a high-density microelectronic substrate disposed in the recess and coupled to a bottom of the recess via solder.
-
公开(公告)号:US20200335444A1
公开(公告)日:2020-10-22
申请号:US16918900
申请日:2020-07-01
Applicant: Intel Corporation
Inventor: Robert Starkston , Robert L. Sankman , Scott M. Mokler , Richard C. Stamey
IPC: H01L23/538 , H01L21/683 , H01L21/48 , H01L23/498
Abstract: A hybrid microelectronic substrate may be formed by the incorporation of a high density microelectronic patch substrate within a lower density microelectronic substrate. The hybrid microelectronic substrate may allow for direct flip chip attachment of a microelectronic device having high density interconnections to the high density microelectronic patch substrate portion of the hybrid microelectronic substrate, while allowing for lower density interconnection and electrical routes in areas where high density interconnections are not required.
-
公开(公告)号:US10796988B2
公开(公告)日:2020-10-06
申请号:US16002740
申请日:2018-06-07
Applicant: Intel Corporation
Inventor: Robert Starkston , Debendra Mallik , John S. Guzek , Chia-Pin Chiu , Deepak Kulkarni , Ravi V. Mahajan
IPC: H01L23/52 , H01L23/522 , H01L25/00 , H01L23/00 , H01L25/065 , H01L23/538 , H01L21/56 , H01L25/18
Abstract: Embodiments of a system and methods for localized high density substrate routing are generally described herein. In one or more embodiments an apparatus includes a medium, first and second circuitry elements, an interconnect element, and a dielectric layer. The medium can include low density routing therein. The interconnect element can be embedded in the medium, and can include a plurality of electrically conductive members therein, the electrically conductive member can be electrically coupled to the first circuitry element and the second circuitry element. The interconnect element can include high density routing therein. The dielectric layer can be over the interconnect die, the dielectric layer including the first and second circuitry elements passing therethrough.
-
公开(公告)号:US10125013B2
公开(公告)日:2018-11-13
申请号:US15354761
申请日:2016-11-17
Applicant: Intel Corporation
Inventor: Robert Starkston , Amanuel M. Abebaw , Liwei Wang , Mark Saltas , Sandeep S. Iyer , Nick Labanok
Abstract: Apparatuses, systems, and methods associated with placement of magnets within a microelectromechanical system device are disclosed herein. In embodiments, a method of affixing at least one magnet in a microelectromechanical system, may include affixing an electromagnetic actuator to a base structure of the microelectromechanical system, the affixing including affixing the electromagnetic actuator within a recess formed in the base structure. The method may further include placing a magnet within the recess, wherein the recess includes at least a portion of a spring, the spring affixed to the base structure and extending into the recess, the placing including placing the magnet on a side of the electromagnetic actuator, between the spring and the side of the electromagnetic actuator, the spring pressing the magnet against the side of the electromagnetic actuator and maintaining a position of the magnet in response to the placing the magnet within the recess.
-
公开(公告)号:US11515248B2
公开(公告)日:2022-11-29
申请号:US17009308
申请日:2020-09-01
Applicant: Intel Corporation
Inventor: Robert Starkston , Debendra Mallik , John S. Guzek , Chia-Pin Chiu , Deepak Kulkarni , Ravi V. Mahajan
IPC: H01L25/18 , H01L23/522 , H01L25/00 , H01L23/00 , H01L25/065 , H01L23/538 , H01L21/56
Abstract: Embodiments of a system and methods for localized high density substrate routing are generally described herein. In one or more embodiments an apparatus includes a medium, first and second circuitry elements, an interconnect element, and a dielectric layer. The medium can include low density routing therein. The interconnect element can be embedded in the medium, and can include a plurality of electrically conductive members therein, the electrically conductive member can be electrically coupled to the first circuitry element and the second circuitry element. The interconnect element can include high density routing therein. The dielectric layer can be over the interconnect die, the dielectric layer including the first and second circuitry elements passing therethrough.
-
公开(公告)号:US11444033B2
公开(公告)日:2022-09-13
申请号:US16918900
申请日:2020-07-01
Applicant: Intel Corporation
Inventor: Robert Starkston , Robert L. Sankman , Scott M. Mokler , Richard C. Stamey
IPC: H01L23/538 , H01L21/683 , H01L21/48 , H01L23/498 , H01L25/065
Abstract: A hybrid microelectronic substrate may be formed by the incorporation of a high density microelectronic patch substrate within a lower density microelectronic substrate. The hybrid microelectronic substrate may allow for direct flip chip attachment of a microelectronic device having high density interconnections to the high density microelectronic patch substrate portion of the hybrid microelectronic substrate, while allowing for lower density interconnection and electrical routes in areas where high density interconnections are not required.
-
公开(公告)号:US20180343744A1
公开(公告)日:2018-11-29
申请号:US15771774
申请日:2015-12-03
Applicant: INTEL CORPORATION
Inventor: Robert Starkston , Richard C. Stamey , Robert L. Sankman , Scott M. Mokler
Abstract: A hybrid microelectronic substrate may be formed by the incorporation of a high density microelectronic patch substrate within a lower density microelectronic substrate. The hybrid microelectronic substrate may allow for direct flip chip attachment of a microelectronic device having high density interconnections to the high density microelectronic patch substrate portion of the hybrid microelectronic substrate, while allowing for lower density interconnection and electrical routes in areas where high density interconnections are not required.
-
公开(公告)号:US09679843B2
公开(公告)日:2017-06-13
申请号:US15049500
申请日:2016-02-22
Applicant: Intel Corporation
Inventor: Robert Starkston , Debendra Mallik , John S. Guzek , Chia-Pin Chiu , Deepak Kulkarni , Ravindranath V. Mahajan
IPC: H01L23/48 , H01L23/522 , H01L25/00 , H01L23/538 , H01L25/065 , H01L21/56 , H01L23/00 , H01L25/18
CPC classification number: H01L23/5226 , H01L21/563 , H01L23/5385 , H01L24/05 , H01L24/06 , H01L24/13 , H01L24/14 , H01L25/0655 , H01L25/18 , H01L25/50 , H01L2224/0401 , H01L2224/05541 , H01L2224/05568 , H01L2224/0603 , H01L2224/131 , H01L2224/1403 , H01L2224/16225 , H01L2224/16227 , H01L2224/83102 , H01L2924/12042 , H01L2924/15192 , H01L2924/00014 , H01L2924/206 , H01L2924/014 , H01L2924/00
Abstract: Embodiments of a system and methods for localized high density substrate routing are generally described herein. In one or more embodiments an apparatus includes a medium, first and second circuitry elements, an interconnect element, and a dielectric layer. The medium can include low density routing therein. The interconnect element can be embedded in the medium, and can include a plurality of electrically conductive members therein, the electrically conductive member can be electrically coupled to the first circuitry element and the second circuitry element. The interconnect element can include high density routing therein. The dielectric layer can be over the interconnect die, the dielectric layer including the first and second circuitry elements passing therethrough.
-
公开(公告)号:US20160197037A1
公开(公告)日:2016-07-07
申请号:US15049500
申请日:2016-02-22
Applicant: Intel Corporation
Inventor: Robert Starkston , Debendra Mallik , John S. Guzek , Chia-Pin Chiu , Deepak Kulkarni , Ravindranath V. Mahajan
IPC: H01L23/522 , H01L25/065 , H01L23/00
CPC classification number: H01L23/5226 , H01L21/563 , H01L23/5385 , H01L24/05 , H01L24/06 , H01L24/13 , H01L24/14 , H01L25/0655 , H01L25/18 , H01L25/50 , H01L2224/0401 , H01L2224/05541 , H01L2224/05568 , H01L2224/0603 , H01L2224/131 , H01L2224/1403 , H01L2224/16225 , H01L2224/16227 , H01L2224/83102 , H01L2924/12042 , H01L2924/15192 , H01L2924/00014 , H01L2924/206 , H01L2924/014 , H01L2924/00
Abstract: Embodiments of a system and methods for localized high density substrate routing are generally described herein. In one or more embodiments an apparatus includes a medium, first and second circuitry elements, an interconnect element, and a dielectric layer. The medium can include low density routing therein. The interconnect element can be embedded in the medium, and can include a plurality of electrically conductive members therein, the electrically conductive member can be electrically coupled to the first circuitry element and the second circuitry element. The interconnect element can include high density routing therein. The dielectric layer can be over the interconnect die, the dielectric layer including the first and second circuitry elements passing therethrough.
-
-
-
-
-
-
-
-
-