-
公开(公告)号:US12237399B2
公开(公告)日:2025-02-25
申请号:US17458672
申请日:2021-08-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Te-En Cheng , Yung-Cheng Lu , Chi On Chui , Wei-Yang Lee
IPC: H01L29/66 , H01L21/02 , H01L21/8238 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/786
Abstract: A method of forming a semiconductor device includes forming a sacrificial layer over a first stack of nanostructures and an isolation region. A dummy gate structure is formed over the first stack of nanostructures, and a first portion of the sacrificial layer. A second portion of the sacrificial layer is removed to expose a sidewall of the first stack of nanostructures adjacent the dummy gate structure. A spacer layer is formed over the dummy gate structure. A first portion of the spacer layer physically contacts the first stack of nanostructures.
-
公开(公告)号:US20230326746A1
公开(公告)日:2023-10-12
申请号:US18326370
申请日:2023-05-31
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wan-Yi Kao , Chung-Chi Ko , Li Chun Te , Hsiang-Wei Lin , Te-En Cheng , Wei-Ken Lin , Guan-Yao Tu , Shu Ling Liao
IPC: H01L21/02 , H01L27/088 , H01L21/8234 , H01L21/311 , H01L29/66 , H01L21/265 , H01L21/3065 , H01L21/3105 , H01L29/36 , H01L21/266 , H01L21/762
CPC classification number: H01L21/0228 , H01L27/0886 , H01L21/02211 , H01L21/823468 , H01L21/02208 , H01L21/02205 , H01L21/31111 , H01L21/02126 , H01L21/0214 , H01L29/6656 , H01L21/823431 , H01L21/26513 , H01L21/823418 , H01L21/3065 , H01L21/823437 , H01L29/66545 , H01L21/823481 , H01L21/31053 , H01L29/36 , H01L21/266 , H01L29/66795 , H01L21/76224
Abstract: Semiconductor device structures having low-k features and methods of forming low-k features are described herein. Some examples relate to a surface modification layer, which may protect a low-k feature during subsequent processing. Some examples relate to gate spacers that include a low-k feature. Some examples relate to a low-k contact etch stop layer. Example methods are described for forming such
-
公开(公告)号:US20220230871A1
公开(公告)日:2022-07-21
申请号:US17712561
申请日:2022-04-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wan-Yi Kao , Chung-Chi Ko , Li Chun Te , Hsiang-Wei Lin , Te-En Cheng , Wei-Ken Lin , Guan-Yao Tu , Shu Ling Liao
IPC: H01L21/02 , H01L21/311 , H01L21/8234 , H01L27/088 , H01L29/66
Abstract: Semiconductor device structures having low-k features and methods of forming low-k features are described herein. Some examples relate to a surface modification layer, which may protect a low-k feature during subsequent processing. Some examples relate to gate spacers that include a low-k feature. Some examples relate to a low-k contact etch stop layer. Example methods are described for forming such features.
-
公开(公告)号:US20230045665A1
公开(公告)日:2023-02-09
申请号:US17666026
申请日:2022-02-07
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wen-Kai Lin , Te-En Cheng , Che-Hao Chang , Chi On Chui , Yung-Cheng Lu
IPC: H01L29/66 , H01L29/06 , H01L29/423 , H01L29/786 , H01L21/02
Abstract: A method of forming a semiconductor device includes: forming a dummy gate structure over a fin structure that protrudes above a substrate, where the fin structure includes a fin and a layer stack over the fin, where the layer stack comprises alternating layers of a first semiconductor material and a second semiconductor material; forming openings in the fin structure on opposing sides of the dummy gate structure, where the openings exposes first portions of the first semiconductor material and second portions of the second semiconductor material; recessing the exposed first portions of the first semiconductor material to form sidewall recesses in the first semiconductor material; lining the sidewall recesses with a first dielectric material; depositing a second dielectric material in the sidewall recesses on the first dielectric material; after depositing the second dielectric material, annealing the second dielectric material; and after the annealing, forming source/drain regions in the openings.
-
公开(公告)号:US11705327B2
公开(公告)日:2023-07-18
申请号:US17712561
申请日:2022-04-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wan-Yi Kao , Chung-Chi Ko , Li Chun Te , Hsiang-Wei Lin , Te-En Cheng , Wei-Ken Lin , Guan-Yao Tu , Shu Ling Liao
IPC: H01L21/02 , H01L21/311 , H01L21/8234 , H01L27/088 , H01L29/66 , H01L21/265 , H01L21/266 , H01L21/3065 , H01L21/3105 , H01L21/762 , H01L29/36
CPC classification number: H01L21/0228 , H01L21/0214 , H01L21/02126 , H01L21/02205 , H01L21/02208 , H01L21/02211 , H01L21/31111 , H01L21/823468 , H01L27/0886 , H01L29/6656 , H01L21/266 , H01L21/26513 , H01L21/3065 , H01L21/31053 , H01L21/76224 , H01L21/823418 , H01L21/823431 , H01L21/823437 , H01L21/823481 , H01L29/36 , H01L29/66545 , H01L29/66795
Abstract: Semiconductor device structures having low-k features and methods of forming low-k features are described herein. Some examples relate to a surface modification layer, which may protect a low-k feature during subsequent processing. Some examples relate to gate spacers that include a low-k feature. Some examples relate to a low-k contact etch stop layer. Example methods are described for forming such features.
-
公开(公告)号:US11295948B2
公开(公告)日:2022-04-05
申请号:US17201691
申请日:2021-03-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wan-Yi Kao , Chung-Chi Ko , Li Chun Te , Hsiang-Wei Lin , Te-En Cheng , Wei-Ken Lin , Guan-Yao Tu , Shu Ling Liao
IPC: H01L21/02 , H01L29/66 , H01L21/311 , H01L21/8234 , H01L27/088 , H01L21/266 , H01L21/265 , H01L21/3065 , H01L21/3105 , H01L21/762 , H01L29/36
Abstract: Semiconductor device structures having low-k features and methods of forming low-k features are described herein. Some examples relate to a surface modification layer, which may protect a low-k feature during subsequent processing. Some examples relate to gate spacers that include a low-k feature. Some examples relate to a low-k contact etch stop layer. Example methods are described for forming such features.
-
公开(公告)号:US10304677B2
公开(公告)日:2019-05-28
申请号:US15952895
申请日:2018-04-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wan-Yi Kao , Chung-Chi Ko , Li Chun Te , Hsiang-Wei Lin , Te-En Cheng , Wei-Ken Lin , Guan-Yao Tu , Shu Ling Liao
IPC: H01L21/02 , H01L29/66 , H01L21/311 , H01L21/8234 , H01L21/266 , H01L21/265 , H01L21/3065 , H01L21/3105 , H01L21/762 , H01L29/36
Abstract: Semiconductor device structures having low-k features and methods of forming low-k features are described herein. Some examples relate to a surface modification layer, which may protect a low-k feature during subsequent processing. Some examples relate to gate spacers that include a low-k feature. Some examples relate to a low-k contact etch stop layer. Example methods are described for forming such features.
-
公开(公告)号:US20190131436A1
公开(公告)日:2019-05-02
申请号:US15884395
申请日:2018-01-31
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Te-En Cheng , Chun-Te Li , Kai-Hsuan Lee , Tien-I Bao , Wei-Ken Lin
IPC: H01L29/66 , H01L29/49 , H01L29/78 , H01L27/092 , H01L27/12 , H01L27/088 , H01L21/84 , H01L21/28 , H01L21/3205 , H01L21/3213 , H01L21/8234
Abstract: Field effect transistor and methods of forming the same are disclosed. The field effect transistor includes a gate electrode, a contact etch stop layer (CESL), an inter layer dielectric (ILD) and a protection layer. The CESL includes SiCON and is disposed on a sidewall of the gate electrode. The IDL is laterally adjacent to the gate electrode. The protection layer covers the CESL and is disposed between the CESL and the ILD.
-
公开(公告)号:US20230064457A1
公开(公告)日:2023-03-02
申请号:US17458672
申请日:2021-08-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Te-En Cheng , Yung-Chen Lu , Chi On Chui , Wei-Yang Lee
IPC: H01L29/66 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/786 , H01L21/02 , H01L21/8238
Abstract: A method of forming a semiconductor device includes forming a sacrificial layer over a first stack of nanostructures and an isolation region. A dummy gate structure is formed over the first stack of nanostructures, and a first portion of the sacrificial layer. A second portion of the sacrificial layer is removed to expose a sidewall of the first stack of nanostructures adjacent the dummy gate structure. A spacer layer is formed over the dummy gate structure. A first portion of the spacer layer physically contacts the first stack of nanostructures.
-
公开(公告)号:US20210202235A1
公开(公告)日:2021-07-01
申请号:US17201691
申请日:2021-03-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wan-Yi Kao , Chung-Chi Ko , Li Chun Te , Hsiang-Wei Lin , Te-En Cheng , Wei-Ken Lin , Guan-Yao Tu , Shu Ling Liao
IPC: H01L21/02 , H01L29/66 , H01L21/311 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having low-k features and methods of forming low-k features are described herein. Some examples relate to a surface modification layer, which may protect a low-k feature during subsequent processing. Some examples relate to gate spacers that include a low-k feature. Some examples relate to a low-k contact etch stop layer. Example methods are described for forming such features.
-
-
-
-
-
-
-
-
-