SEMICONDUCTOR DEVICES INCLUDING A THICK METAL LAYER AND A BUMP

    公开(公告)号:US20230154876A1

    公开(公告)日:2023-05-18

    申请号:US18093880

    申请日:2023-01-06

    Abstract: A semiconductor device includes an interlayer insulating layer disposed on a substrate; a plurality of middle interconnections disposed in the interlayer insulating layer; a pad disposed on the interlayer insulating layer; an upper interconnection disposed on the interlayer insulating layer; a protective insulating layer covering an edge of the pad, the upper interconnection, and a horizontal gap between the pad and the upper interconnection, the protective insulating layer having an opening on the pad; and a bump disposed on the pad, the bump extending on the protective insulating layer and overlapping the upper interconnection from a top-down view. At least one of the plurality of middle interconnections from among middle interconnections vertically closest to the pad has a first vertical thickness, the pad has a second vertical thickness that is twice to 100 times the first vertical thickness, a length of the gap between the pad and the upper interconnection is 1 μm or more, and an upper surface of the protective insulating layer is planar.

    SEMICONDUCTOR DEVICES INCLUDING A THICK METAL LAYER AND A BUMP

    公开(公告)号:US20210043591A1

    公开(公告)日:2021-02-11

    申请号:US16795658

    申请日:2020-02-20

    Abstract: A semiconductor device includes an interlayer insulating layer disposed on a substrate; a plurality of middle interconnections disposed in the interlayer insulating layer; a pad disposed on the interlayer insulating layer; an upper interconnection disposed on the interlayer insulating layer; a protective insulating layer covering an edge of the pad, the upper interconnection, and a horizontal gap between the pad and the upper interconnection, the protective insulating layer having an opening on the pad; and a bump disposed on the pad, the bump extending on the protective insulating layer and overlapping the upper interconnection from a top-down view. At least one of the plurality of middle interconnections from among middle interconnections vertically closest to the pad has a first vertical thickness, the pad has a second vertical thickness that is twice to 100 times the first vertical thickness, a length of the gap between the pad and the upper interconnection is 1 μm or more, and an upper surface of the protective insulating layer is planar.

    SEMICONDUCTOR DEVICE
    5.
    发明申请

    公开(公告)号:US20240397706A1

    公开(公告)日:2024-11-28

    申请号:US18493267

    申请日:2023-10-24

    Abstract: A semiconductor device including a word line intersecting and overlapping an active region and extending in a first direction, a word line capping layer on the word line, bit lines interacting and overlapping the active region and extending in a second direction, buried contacts each connected to the active region, direct contacts each connecting the active region to a corresponding one of the bit lines, a fence pattern on top of the word line capping layer, and a landing pad connected to a corresponding one of the buried contacts, wherein the fence pattern is within a fence pattern trench at a corresponding space between a corresponding pair the bit lines and between a corresponding pair the buried contacts, the fence pattern includes a first fence pattern and a second fence pattern on the first fence pattern that include different materials from each other may be provided.

    SEMICONDUCTOR DEVICES INCLUDING A THICK METAL LAYER AND A BUMP

    公开(公告)号:US20240047390A1

    公开(公告)日:2024-02-08

    申请号:US18377530

    申请日:2023-10-06

    Abstract: A semiconductor device includes an interlayer insulating layer disposed on a substrate; a plurality of middle interconnections disposed in the interlayer insulating layer; a pad disposed on the interlayer insulating layer; an upper interconnection disposed on the interlayer insulating layer; a protective insulating layer covering an edge of the pad, the upper interconnection, and a horizontal gap between the pad and the upper interconnection, the protective insulating layer having an opening on the pad; and a bump disposed on the pad, the bump extending on the protective insulating layer and overlapping the upper interconnection from a top-down view. At least one of the plurality of middle interconnections from among middle interconnections vertically closest to the pad has a first vertical thickness, the pad has a second vertical thickness that is twice to 100 times the first vertical thickness, a length of the gap between the pad and the upper interconnection is 1 μm or more, and an upper surface of the protective insulating layer is planar.

    SEMICONDUCTOR DEVICES INCLUDING A THICK METAL LAYER AND A BUMP

    公开(公告)号:US20210280541A1

    公开(公告)日:2021-09-09

    申请号:US17328365

    申请日:2021-05-24

    Abstract: A semiconductor device includes an interlayer insulating layer disposed on a substrate; a plurality of middle interconnections disposed in the interlayer insulating layer; a pad disposed on the interlayer insulating layer; an upper interconnection disposed on the interlayer insulating layer; a protective insulating layer covering an edge of the pad, the upper interconnection, and a horizontal gap between the pad and the upper interconnection, the protective insulating layer having an opening on the pad; and a bump disposed on the pad, the bump extending on the protective insulating layer and overlapping the upper interconnection from a top-down view. At least one of the plurality of middle interconnections from among middle interconnections vertically closest to the pad has a first vertical thickness, the pad has a second vertical thickness that is twice to 100 times the first vertical thickness, a length of the gap between the pad and the upper interconnection is 1 μm or more, and an upper surface of the protective insulating layer is planar.

Patent Agency Ranking