Semiconductor device
    2.
    发明授权

    公开(公告)号:US10128154B2

    公开(公告)日:2018-11-13

    申请号:US15674185

    申请日:2017-08-10

    Abstract: A semiconductor device includes a fin region with long and short sides, a first field insulating layer including a top surface lower than that of the fin region and adjacent to a side surface of the short side of the fin region, a second field insulating layer including a top surface lower than that of the fin region and adjacent to a side surface of the long side of the fin region, an etch barrier pattern on the first field insulating layer, a first gate on the fin region and the second field insulating layer to face a top surface of the fin region and side surfaces of the long sides of the fin region. A second gate is on the etch barrier pattern overlapping the first field insulating layer. A source/drain region is between the first gate and the second gate, in contact with the etch barrier pattern.

    Semiconductor device and fabricating method thereof
    4.
    发明授权
    Semiconductor device and fabricating method thereof 有权
    半导体器件及其制造方法

    公开(公告)号:US09117910B2

    公开(公告)日:2015-08-25

    申请号:US14313435

    申请日:2014-06-24

    Abstract: A semiconductor device includes a fin region with long and short sides, a first field insulating layer including a top surface lower than that of the fin region and adjacent to a side surface of the short side of the fin region, a second field insulating layer including a top surface lower than that of the fin region and adjacent to a side surface of the long side of the fin region, an etch barrier pattern on the first field insulating layer, a first gate on the fin region and the second field insulating layer to face a top surface of the fin region and side surfaces of the long sides of the fin region. A second gate is on the etch barrier pattern overlapping the first field insulating layer. A source/drain region is between the first gate and the second gate, in contact with the etch barrier pattern.

    Abstract translation: 半导体器件包括具有短边和短边的鳍片区域,第一场绝缘层,其包括比翅片区域低的顶表面,并且与鳍片区域的短边的侧表面相邻;第二场绝缘层,包括 与翅片区域相比较靠近散热片区域的长边侧表面的顶表面,第一场绝缘层上的蚀刻阻挡图案,鳍状区域上的第一栅极和第二场绝缘层, 面对翅片区域的顶表面和翅片区域的长边的侧表面。 第二栅极位于与第一场绝缘层重叠的蚀刻阻挡图案上。 源极/漏极区在第一栅极和第二栅极之间,与蚀刻阻挡图案接触。

Patent Agency Ranking