Abstract:
A sunlight simulator and solar cell measuring device consisting of detecting device is disclosed, in which the housing is a closed space consisting of an opening gate, the closed space is internally installed with a light source which is used to emit a light toward the opening gate, and a splitting unit is installed on the travelling path of the light for dividing the light into a first light-beam and a second light-beam, herein the first light-beam is projected onto the solar cell under measurement located at the opening gate as a solar cell measuring device; in addition, a detecting device is installed on the travelling path of the second light-beam for receiving the second light-beam, and then a signal can be outputted by the detecting device in order to monitor the irradiation variation of the light emitted by the light source, thus ensuring the precision of the solar cell measurement.
Abstract:
The invention employs a group of LED devices as a light source for emitting light with different wavelengths towards the solar cell under test. A set of test signal data composed of mutually orthogonal test signals are used to power the LED devices to emit light. The solar cell, upon receiving light from the LED devices powered by the test signal data, generates detected values which are in turn converted into electric signals. A processor device is then used to separate component signals contributed by the respective LED devices from the signals and compare the component signals to the output power level corresponding to the test signal data and/or to the optical energy levels radiated from the respective LED devices, thereby obtaining the spectral response of the solar cell to the different wavelengths of light.
Abstract:
A method for reducing resonance energy of an LCD panel includes providing a plurality of driving signal patterns, each defining a non-overlap area width of a synchronization signal and a scan-line charging frequency, and determining an order of the plurality of driving signal patterns to modulate driving signals of the LCD panel accordingly.
Abstract:
A display interface circuit includes a physical layer circuit for receiving and modulating an original data signal and an original clock signal, a frame buffer for storing and outputting the data signal according to the clock signal and a command signal, a display serial interface for transmitting the data signal and the clock signal through packetization, a configuration register for generating the command signal according to an asynchronous clock signal and the data signal, and an asynchronous delay circuit for adjusting a clock latency that the clock signal takes to be sent to the configuration register to generate the asynchronous clock signal.
Abstract:
An image sensor package includes a substrate, an image sensor chip, a plurality of metal wires and an encapsulant. The substrate has an upper face, a lower face and a plurality of connecting pads arranged on the upper face. The image sensor chip has an active surface, a back surface opposite to the active surface and a plurality of bonding pads arranged on the active surface. The metal wires electrically connect the bonding pads of the image sensor chip to the connecting pads of the substrate. The transparent cover is arranged above the image sensor chip. A gap is formed between the transparent cover and the image sensor chip. The encapsulant is disposed around the transparent cover and the metal wires, and is used for sealing the metal wires and fixing the transparent cover above the image sensor chip.
Abstract:
A power-saving control circuit and method suitable for circuits including a first-in-first-out (FIFO) register is provided. In the present invention, a logic circuit is disposed between two circuit modules with data transmitted in between. When there is data input into the FIFO register, the logic circuit activates a clock signal of the circuit module in the receiving end for reading the data. When all the data stored in the FIFO register is read, the clock signal is turned off so that the power consumed by the clock signal is reduced without affecting the data transmitting efficiency and the purpose of power-saving is achieved.
Abstract:
A power-saving control circuit and method suitable for circuits including a first-in-first-out (FIFO) register is provided. In the present invention, a logic circuit is disposed between two circuit modules with data transmitted in between. When there is data input into the FIFO register, the logic circuit activates a pulse signal of the circuit module in the receiving end for reading the data. When all the data stored in the FIFO register is read, the pulse signal is turned off so that the power consumed by the pulse signal is reduced without affecting the data transmitting efficiency and the purpose of power-saving is achieved.
Abstract:
A method of fabricating a CCDM scan module applied for image scan. A circuit board on which electronic devices are mounted is provided. A photo-detector and an integrated circuit device which is either packaged or unpackaged are also mounted on the circuit board to form an image sensor board. The electric connection between the photo-detector, the IC devices and the circuit board is established by wire-bonding technique. A module base is provided, and at least one reflection mirror and one transmission lens are mounted on the module base at predetermined positions. The image sensor board is then mounted on the module base at a position aligned with the lens for focusing an image.
Abstract:
One of the advantages of direct frequency synthesis technique (e.g., flying-adder architecture) is its capability of generating arbitrary frequency by utilizing the time-average-frequency concept. In the clock output of the direct frequency synthesizer, instead of one type of cycle, there are two types of cycles. Unlike the conventional one-type-cycle clock wherein clock energy is concentrated at its designed frequency, Time-Average-Frequency based clock spreads some of its energy into spurious tones, which could be harmful to certain applications. The spurious tones are caused by the periodic carry sequence generated from a fractional part accumulator inside the frequency synthesizer. The invention suggests a method and an apparatus to break this periodicity and convert the spurious tones into broadband noise.
Abstract:
An interpolation circuit adapted to receive a plurality of inputs is provided. The inputs include a first input group and a second input group. The interpolation circuit includes a first selecting channel, a second selecting channel, and an interpolation unit. The first selecting channel receives the first input group and outputs a first input of the first input group according to a selecting signal. The second selecting channel receives the second input group and the first input and outputs a second input of the second input group according to the selecting signal. The first selecting channel and the second selecting channel respectively output the first input or the second input. The interpolation unit is coupled to the first selecting channel and the second selecting channel, and receives the first input and the second input, and accordingly performs an interpolation to output an interpolation result.