INTEGRATED CIRCUIT INCLUDING SUPERVIA AND METHOD OF MAKING

    公开(公告)号:US20240021516A1

    公开(公告)日:2024-01-18

    申请号:US18356354

    申请日:2023-07-21

    CPC classification number: H01L23/5226 H01L21/76877 H01L21/76804 H01L23/528

    Abstract: An integrated circuit includes a substrate; and a first conductive line extending parallel to a top surface of the substrate. The first conductive line is a first distance from the substrate. The integrated circuit further includes a second conductive line extending parallel to the top surface of the substrate. The second conductive line is a second distance from the substrate. The integrated circuit further includes a third conductive line extending parallel to the top surface of the substrate. The third conductive line is a third distance from the substrate. The integrated circuit further includes a supervia directly connected to the first conductive line and the third conductive line, wherein a first angle between a sidewall of a lower portion of the supervia and the substrate is different from a second angle between a sidewall of an upper portion of the supervia and the substrate.

    INTEGRATED CIRCUIT AND MANUFACTURING METHOD OF THE SAME

    公开(公告)号:US20220254769A1

    公开(公告)日:2022-08-11

    申请号:US17317708

    申请日:2021-05-11

    Abstract: An integrated circuit includes a driver cell and at least one transmission cell. The driver cell includes a first active area and a second active area, and a first conductive line coupled to the first active area and the second active area on a back side of the integrated circuit. The at least one transmission cell having a second cell height includes a third active area and a fourth active area, a second conductive line coupled to the third active area and the fourth active area on the back side of the integrated circuit, and a conductor coupled to the third active area and the fourth active area. The integrated circuit further includes a third conductive line coupled between the first conductive line and the second conductive line on the back side to transmit a signal between the driver cell and the at least one transmission cell.

    PIN ACCESS HYBRID CELL HEIGHT DESIGN

    公开(公告)号:US20210286927A1

    公开(公告)日:2021-09-16

    申请号:US17332646

    申请日:2021-05-27

    Abstract: A method of generating a layout diagram for an integrated circuit. The method includes arranging a plurality of cells in the layout diagram. The method further includes placing a plurality of cell pins over a plurality of selected via placement points in a first cell of the plurality of cells, wherein at least one cell pin of the plurality of cell pins extends along a routing track of a plurality of routing tracks across a boundary of the first cell and into a second cell of the plurality of cells abutting the first cell.

Patent Agency Ranking