SEMICONDUCTOR DEVICE
    2.
    发明申请

    公开(公告)号:US20230010383A1

    公开(公告)日:2023-01-12

    申请号:US17835541

    申请日:2022-06-08

    Abstract: A semiconductor device including an element isolation in a trench formed in an upper surface of a semiconductor substrate, a trench isolation including a void in a trench directly under the element isolation, and a Cu wire with Cu ball connected to a pad on the semiconductor substrate, is formed. The semiconductor device has a circular trench isolation arrangement prohibition region that overlaps the end portion of the Cu ball in plan view, and the trench isolation is separated from the trench isolation arrangement prohibition region in plan view.

    SEMICONDUCTOR DEVICE AND METHOD FOR PRODUCING THE SAME
    4.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD FOR PRODUCING THE SAME 审中-公开
    半导体器件及其制造方法

    公开(公告)号:US20150325486A1

    公开(公告)日:2015-11-12

    申请号:US14797967

    申请日:2015-07-13

    Inventor: Hirokazu SAYAMA

    Abstract: Provided are a semiconductor device having a high breakdown voltage and attaining the restraint of the action of a parasite bipolar transistor, and a method for producing the device. A high-breakdown-voltage p-channel-type transistor included in the semiconductor device has a first n-type semiconductor layer arranged in a semiconductor substrate and at a main-surface-side (upside) of a p-type region in the semiconductor substrate, and a local n-type buried region arranged just below a first p-type dopant region to contact the first n-type semiconductor layer.

    Abstract translation: 提供具有高击穿电压并实现寄生双极晶体管的作用的限制的半导体器件及其制造方法。 包括在半导体器件中的高耐压p沟道型晶体管具有布置在半导体衬底中的第一n型半导体层和半导体中的p型区域的主表面侧(上侧) 衬底和布置在第一p型掺杂剂区域正下方的接触第一n型半导体层的局部n型掩埋区域。

    SEMICONDUCTOR DEVICE INCLUDING A HIGH VOLTAGE P-CHANNEL TRANSISTOR AND METHOD FOR MANUFACTURING THE SAME
    6.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING A HIGH VOLTAGE P-CHANNEL TRANSISTOR AND METHOD FOR MANUFACTURING THE SAME 审中-公开
    包括高电压P沟道晶体管的半导体器件及其制造方法

    公开(公告)号:US20150340287A1

    公开(公告)日:2015-11-26

    申请号:US14817048

    申请日:2015-08-03

    Inventor: Hirokazu SAYAMA

    Abstract: A semiconductor device in which a reliable high voltage p-channel transistor is formed without an increase in cost and the number of manufacturing steps. The transistor includes: a semiconductor substrate having a main surface and a p-type region therein; a p-type well region located over the p-type region and in the main surface, having a first p-type impurity region to obtain a drain electrode; an n-type well region adjoining the p-type well region along the main surface and having a second p-type impurity region to obtain a source electrode; a gate electrode between the first and second p-type impurity regions along the main surface; and a p-type buried channel overlying the n-type well region and extending along the main surface. The border between the n-type and p-type well regions is nearer to the first p-type impurity region than the gate electrode end near to the first p-type impurity region.

    Abstract translation: 一种半导体器件,其中形成可靠的高压p沟道晶体管,而不增加成本和制造步骤的数量。 晶体管包括:其中具有主表面和p型区域的半导体衬底; 位于p型区域和主表面上的p型阱区,具有第一p型杂质区域以获得漏电极; 沿着主表面邻接p型阱区并具有第二p型杂质区以获得源电极的n型阱区; 沿着主表面的第一和第二p型杂质区之间的栅电极; 以及覆盖n型阱区并沿主表面延伸的p型掩埋沟道。 n型和p型阱区之间的边界比靠近第一p型杂质区的栅电极端更靠近第一p型杂质区。

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20210249353A1

    公开(公告)日:2021-08-12

    申请号:US16784960

    申请日:2020-02-07

    Abstract: A semiconductor device includes a semiconductor substrate, a semiconductor layer, a first insulating film, and a conductive film. The semiconductor layer is formed on the semiconductor substrate. A first trench reaching the semiconductor substrate is formed within the semiconductor layer. The first insulating film is formed on the inner side surface of the first trench such that a portion of the semiconductor substrate is exposed in the first trench. The conductive film is electrically connected with the semiconductor substrate and formed on the inner side surface of the first trench through the first insulating film. In plan view, a first length of the first trench in an extending direction of the first trench is greater than a second length of the first trench in a width direction perpendicular to the extending direction, and equal to or less than 30 μm.

Patent Agency Ranking