SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SEMICONDUCTOR DEVICE

    公开(公告)号:US20230143543A1

    公开(公告)日:2023-05-11

    申请号:US17819936

    申请日:2022-08-15

    CPC classification number: H01L29/7851 H01L29/6656 H01L29/66545

    Abstract: A semiconductor device includes an active fin protruding from a substrate, extending in a first direction, and defined by a device isolation layer. Gate structures intersect the active fin and extend in a second direction. Each of the gate structures includes a gate and gate spacers on side surfaces of the gate. Epitaxial layers are disposed on the active fin, on opposite sides of the gate structure, and include a first epitaxial layer providing a drain region and a second epitaxial layer providing a source region. The gate spacers include a first spacer disposed between the first epitaxial layer and the gate. The first spacer includes a first region extending in a third direction, along a side surface of the gate, and a second region extending from a lower portion of the first region in a direction away from the gate.

    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE

    公开(公告)号:US20250151304A1

    公开(公告)日:2025-05-08

    申请号:US19009795

    申请日:2025-01-03

    Abstract: A method of manufacturing a semiconductor device includes forming an active fin protruding from a substrate and extending in a first direction; forming sacrificial gate patterns intersecting the active fin and extend in a second direction; forming recess regions by etching the active fin on at least one side of each of the sacrificial gate patterns; forming source/drain regions on the recess regions; removing the sacrificial gate patterns to form openings; and forming a gate dielectric layer and a gate electrode such that gate structures are formed to cover the active fin in the openings. The source/drain regions are formed by an epitaxial growth process and an in-situ doping process of doping first conductivity-type impurity elements. In at least one of the source/drain regions, after the in-situ doping process is performed, counter-doping is performed using second conductivity-type impurity elements different from the first conductivity-type impurity elements to decrease carrier concentration.

    Method of manufacturing semiconductor device

    公开(公告)号:US12218223B2

    公开(公告)日:2025-02-04

    申请号:US17877251

    申请日:2022-07-29

    Abstract: A method of manufacturing a semiconductor device includes forming an active fin protruding from a substrate and extending in a first direction; forming sacrificial gate patterns intersecting the active fin and extend in a second direction; forming recess regions by etching the active fin on at least one side of each of the sacrificial gate patterns; forming source/drain regions on the recess regions; removing the sacrificial gate patterns to form openings; and forming a gate dielectric layer and a gate electrode such that gate structures are formed to cover the active fin in the openings. The source/drain regions are formed by an epitaxial growth process and an in-situ doping process of doping first conductivity-type impurity elements. In at least one of the source/drain regions, after the in-situ doping process is performed, counter-doping is performed using second conductivity-type impurity elements different from the first conductivity-type impurity elements to decrease carrier concentration.

Patent Agency Ranking