SEMICONDUCTOR PACKAGE
    1.
    发明公开

    公开(公告)号:US20230361018A1

    公开(公告)日:2023-11-09

    申请号:US18166181

    申请日:2023-02-08

    CPC classification number: H01L23/49838 H01L23/3128 H10B80/00 H01L24/16

    Abstract: Provided is a semiconductor package including a support wiring structure, a semiconductor chip on the support wiring structure, a cover wiring structure on the semiconductor chip, and a filling member filling between the support wiring structure and the cover wiring structure, wherein the cover wiring structure includes a cavity which extends from a lower surface of the cover wiring structure into the cover wiring structure and in which an upper portion of the semiconductor chip is positioned, and a first slot and a second slot respectively having a first width and a second width in a first horizontal direction, the first slot and the second slot communicating with the cavity, and respectively extending to a first side surface and a second side surface of the cover wiring structure, which are opposite to each other in a second horizontal direction which is orthogonal to the first horizontal direction of the cover wiring structure.

    SEMICONDUCTOR PACKAGE WITH INTERPOSER

    公开(公告)号:US20220302035A1

    公开(公告)日:2022-09-22

    申请号:US17835768

    申请日:2022-06-08

    Abstract: A semiconductor package includes a first package substrate, a first semiconductor chip on the first package substrate, a molding layer covering side walls of the first semiconductor chip and including through holes, an interposer on the first semiconductor chip and the molding layer, conductive connectors in the through holes of the molding layer and connected to the first package substrate and the interposer, and an insulating filler including a first portion that fills the through holes of the molding layer so as to surround side walls of the conductive connectors.

    3D INTEGRATED CIRCUIT (3DIC) STRUCTURE AND METHOD FOR MANUFACTURING THE SAME

    公开(公告)号:US20240379635A1

    公开(公告)日:2024-11-14

    申请号:US18601335

    申请日:2024-03-11

    Abstract: Provided a three-dimensional (3D) integrated circuit structure including a redistribution structure, a first semiconductor die on the redistribution structure, a substrate on the redistribution structure and adjacent to the first semiconductor die, a molding material on the redistribution structure and between the first semiconductor die and the substrate, an interconnection structure on the substrate and the first semiconductor die, the interconnection structure including a plurality of first bonding pads and a plurality of second bonding pads, and each second bonding pad of the second bonding pads being directly bonded to each first bonding pad of the first bonding pads, and a second semiconductor die on the interconnection structure.

    INTERPOSER AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME

    公开(公告)号:US20220189835A1

    公开(公告)日:2022-06-16

    申请号:US17376883

    申请日:2021-07-15

    Abstract: A semiconductor package including a first package substrate, a first semiconductor chip on the first package substrate, a first conductive connector on the first package substrate and laterally spaced apart from the first semiconductor chip, an interposer substrate on the first semiconductor chip and electrically connected to the first package substrate through the first conductive connector, the interposer substrate including a first portion overlapping the first semiconductor chip and a plurality of upper conductive pads in the first portion, a plurality of spacers on a lower surface of the first portion of the interposer substrate and positioned so as not to overlap the plurality of upper conductive pads in a plan view, and an insulating filler between the interposer substrate and the first package substrate may be provided.

    SEMICONDUCTOR PACKAGE AND MANUFACTURING METHOD FOR THE SAME

    公开(公告)号:US20250046721A1

    公开(公告)日:2025-02-06

    申请号:US18592004

    申请日:2024-02-29

    Abstract: A semiconductor package includes a support substrate having a through hole and including an insulating layer, one or more wiring layers including a first wiring layer, and a first electronic device on the first wiring layer, a semiconductor chip positioned in the through hole to be at least partially surrounded by the support substrate and including a connection pad on a first surface of the semiconductor chip, an encapsulant filling at least a portion of the through hole and encapsulating at least a portion of the semiconductor chip, a first redistribution layer structure on the first surface of the semiconductor chip and including a first redistribution layer, and a second redistribution layer structure over a second surface of the semiconductor chip that is opposite to the first surface of the semiconductor chip, the second redistribution layer structure including a second redistribution layer.

Patent Agency Ranking