-
公开(公告)号:US11887914B2
公开(公告)日:2024-01-30
申请号:US18119560
申请日:2023-03-09
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jung-Ho Do , Tae-Joong Song , Seung-Young Lee , Jong-Hoon Jung
IPC: H01L23/48 , H01L23/482 , H01L27/02 , H01L27/118 , H01L23/485 , H01L21/768 , G06F30/394 , G06F30/392
CPC classification number: H01L23/481 , G06F30/394 , H01L21/76895 , H01L23/482 , H01L23/485 , H01L27/0207 , H01L27/11807 , G06F30/392 , H01L2027/11875
Abstract: An integrated circuit includes first and second active regions extending in a first direction, a first gate line extending in a second direction substantially perpendicular to the first direction and crossing the first and second active regions, and a first contact jumper including a first conductive pattern intersecting the first gate line above the first active region and a second conductive pattern extending in the second direction above the first gate line and connected to the first conductive pattern.
-
公开(公告)号:US11183497B2
公开(公告)日:2021-11-23
申请号:US16531327
申请日:2019-08-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jae-Boong Lee , Jae-Ho Park , Sang-Hoon Baek , Ji-Su Yu , Seung-Young Lee , Jong-Hoon Jung
IPC: H01L27/092 , H01L29/06 , H01L27/02
Abstract: A semiconductor device includes first group active fins and a first diffusion prevention pattern. The first group active fins are spaced apart from each other in a second direction, and each of the first group active fins extends in a first direction different from the second direction on a first region of a substrate including the first region and a second region. The first diffusion prevention pattern extends on the first region of the substrate in the second direction through the first group active fins. The first group active fins include first and second active fins. The first diffusion prevention pattern extends through a central portion of the first active fin in the first direction to divide the first active fin, and extends through and contacts an end of the second active fin in the first direction.
-
公开(公告)号:US10803226B2
公开(公告)日:2020-10-13
申请号:US16589360
申请日:2019-10-01
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jung-Ho Do , Jong-Hoon Jung , Seung-Young Lee , Tae-Joong Song
IPC: G06F30/392 , G03F7/20 , G03F1/70 , G06F30/20 , G06F30/39 , G06F30/398
Abstract: An integrated circuit includes: a lower layer including first and second lower patterns extending in a first direction; a first via arranged on the first lower pattern, and a second via arranged on the second lower pattern; a first upper pattern arranged on the first via; and a second upper pattern arranged on the second via, a first color is assigned to the first upper pattern, a second color is assigned to the second upper pattern, the first and second upper patterns are adjacent to each other in a second direction, and the first via is arranged in a first edge region of the first lower pattern, the first edge region being farther away from the second lower pattern than a second edge region of the first lower pattern, the second edge region being opposite to the first edge region.
-
4.
公开(公告)号:US20200050728A1
公开(公告)日:2020-02-13
申请号:US16378751
申请日:2019-04-09
Applicant: Samsung Electronics Co., Ltd.
Inventor: JIN-TAE KIM , Sung-We Cho , Tae-Joong Song , Seung-Young Lee , Jin-Young Lim
Abstract: An integrated circuit may include a first standard cell including first and second active regions extending in a first horizontal direction and a first gate line extending in a second horizontal direction orthogonal to the first horizontal direction; and a second standard cell including third and fourth active regions extending in the first horizontal direction and a second gate line aligned in parallel to the first gate in the second horizontal direction and being adjacent to the first standard cell. A distance between the second active region of the first standard cell and the third active region of the second standard cell may be greater than a distance between the first and second active regions of the first standard cell, and may be greater than a distance between the third and fourth active regions of the second standard cell.
-
公开(公告)号:US10319668B2
公开(公告)日:2019-06-11
申请号:US15865941
申请日:2018-01-09
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jung-Ho Do , Tae-Joong Song , Seung-Young Lee , Jong-Hoon Jung
IPC: G06F17/50 , H01L23/48 , H01L27/02 , H01L23/482
Abstract: An integrated circuit includes first and second active regions extending in a first direction, a first gate line extending in a second direction substantially perpendicular to the first direction and crossing the first and second active regions, and a first contact jumper including a first conductive pattern intersecting the first gate line above the first active region and a second conductive pattern extending in the second direction above the first gate line and connected to the first conductive pattern.
-
公开(公告)号:US09589955B2
公开(公告)日:2017-03-07
申请号:US14872774
申请日:2015-10-01
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sang-Hoon Baek , Sun-Young Park , Sang-Kyu Oh , Ha-Young Kim , Jung-Ho Do , Moo-Gyu Bae , Seung-Young Lee
IPC: H01L23/48 , H01L29/40 , H01L27/088 , H01L27/02 , H01L27/11
CPC classification number: H01L27/088 , H01L21/823431 , H01L21/823475 , H01L23/528 , H01L27/0207 , H01L27/0886 , H01L27/1104
Abstract: Systems on chips are provided. A system on chip (SoC) includes a first gate line, a second gate line and a third gate line extending in a first direction, a gate isolation region cutting the first gate line, the second gate line and the third gate line and extending in a second direction across the first direction, a first gate contact formed on the second gate line arranged between the first gate line and the third gate line, and electrically connecting the cut second gate line, a second gate contact formed on the first gate line, a third gate contact formed on the third gate line, a first metal line electrically connecting the second gate contact and the third gate contact, and a second metal line electrically connected to the first gate contact.
Abstract translation: 提供芯片系统。 片上系统(SoC)包括第一栅极线,第二栅极线和沿第一方向延伸的第三栅极线,栅极隔离区域切割第一栅极线,第二栅极线和第三栅极线并且在 在第一方向上的第二方向,形成在第二栅极线上的第一栅极接触,布置在第一栅极线和第三栅极线之间,并且电连接切割的第二栅极线,形成在第一栅极线上的第二栅极接触, 形成在第三栅极线上的第三栅极触点,电连接第二栅极触点和第三栅极触点的第一金属线以及电连接到第一栅极触点的第二金属线。
-
公开(公告)号:US12125787B2
公开(公告)日:2024-10-22
申请号:US17037569
申请日:2020-09-29
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jae-Boong Lee , Jung-Ho Do , Tae-Joong Song , Seung-Young Lee , Jong-Hoon Jung , Ji-Su Yu
IPC: H01L23/528 , G06F30/327 , G06F30/392 , G06F30/394 , H01L21/8234 , H01L23/522 , H01L27/02 , H01L27/088 , H01L27/092 , H01L27/118 , G06F115/02
CPC classification number: H01L23/5286 , G06F30/327 , G06F30/392 , G06F30/394 , H01L21/823475 , H01L23/5226 , H01L23/5283 , H01L27/0207 , H01L27/11807 , G06F2115/02 , H01L27/088 , H01L27/092 , H01L2027/11881
Abstract: An integrated circuit including: a power rail including first and second conductive lines spaced apart from each other in a vertical direction, wherein the first and second conductive lines extend in parallel to each other in a first horizontal direction, and are electrically connected to each other, to supply power to a first standard cell, wherein the first and second conductive lines are disposed at a boundary of the first standard cell; and a third conductive line between the first and second conductive lines and extending in a second horizontal direction orthogonal to the first horizontal direction, to transfer an input signal or an output signal of the first standard cell.
-
公开(公告)号:US11188704B2
公开(公告)日:2021-11-30
申请号:US16915369
申请日:2020-06-29
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jin-Tae Kim , Jung-Ho Do , Tae-Joong Song , Doo-Hee Cho , Seung-Young Lee
IPC: G06F30/33 , G06F30/394 , G06F30/392
Abstract: A method of designing an integrated circuit includes receiving input data defining the integrated circuit, receiving information from a standard cell library including a plurality of standard cells, receiving information from a modified cell library including at least one modified cell having a same function as a corresponding standard cell among the plurality of standard cells and having a higher routability than the corresponding standard cell and generating output data by performing placement and routing in response to the input data, the information from the standard cell library and the information from the modified cell library.
-
9.
公开(公告)号:US10990740B2
公开(公告)日:2021-04-27
申请号:US16378751
申请日:2019-04-09
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jin-Tae Kim , Sung-We Cho , Tae-Joong Song , Seung-Young Lee , Jin-Young Lim
IPC: G06F30/392 , H01L27/02 , G06F30/394 , G06F30/398
Abstract: An integrated circuit may include a first standard cell including first and second active regions extending in a first horizontal direction and a first gate line extending in a second horizontal direction orthogonal to the first horizontal direction; and a second standard cell including third and fourth active regions extending in the first horizontal direction and a second gate line aligned in parallel to the first gate in the second horizontal direction and being adjacent to the first standard cell. A distance between the second active region of the first standard cell and the third active region of the second standard cell may be greater than a distance between the first and second active regions of the first standard cell, and may be greater than a distance between the third and fourth active regions of the second standard cell.
-
公开(公告)号:US20200034508A1
公开(公告)日:2020-01-30
申请号:US16589360
申请日:2019-10-01
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jung-Ho Do , Jong-Hoon Jung , Seung-Young Lee , Tae-Joong Song
Abstract: An integrated circuit includes: a lower layer including first and second lower patterns extending in a first direction; a first via arranged on the first lower pattern, and a second via arranged on the second lower pattern; a first upper pattern arranged on the first via; and a second upper pattern arranged on the second via, a first color is assigned to the first upper pattern, a second color is assigned to the second upper pattern, the first and second upper patterns are adjacent to each other in a second direction, and the first via is arranged in a first edge region of the first lower pattern, the first edge region being farther away from the second lower pattern than a second edge region of the first lower pattern, the second edge region being opposite to the first edge region.
-
-
-
-
-
-
-
-
-