SEMICONDUCTOR DEVICE
    3.
    发明申请

    公开(公告)号:US20220157955A1

    公开(公告)日:2022-05-19

    申请号:US17469361

    申请日:2021-09-08

    Abstract: Disclosed is a semiconductor device including a substrate including first and second active regions, a device isolation layer on the substrate and defining first and second active patterns, first and second gate electrodes running across the first and second active regions and aligned with each other, first and second source/drain patterns on the first and second active patterns, a first active contact connecting the first and second source/drain patterns to each other, and a gate cutting pattern between the first and second gate electrodes. An upper portion of the first active contact includes first and second upper dielectric patterns. The first active contact has a minimum width at a portion between the first and second upper dielectric patterns. A minimum width of the gate cutting pattern is a second width. A ratio of the first width to the second width is in a range of 0.8 to 1.2.

    SEMICONDUCTOR DEVICE
    4.
    发明公开

    公开(公告)号:US20240096980A1

    公开(公告)日:2024-03-21

    申请号:US18368725

    申请日:2023-09-15

    Abstract: A semiconductor device includes an active pattern on a substrate with first and second regions; first and second source/drain regions on the first and second regions; first and second source/drain contacts on the first and second source/drain regions; and a separation structure intersecting the active pattern between the first and second source/drain contacts, and extending into the active pattern between the first and second source/drain regions, wherein an upper surface of the second source/drain contact is higher than an upper surface of the first source/drain contact, and wherein the separation structure has an asymmetrical structure having an upper surface of a first portion adjacent to the first source/drain contact higher than an upper surface of a second portion adjacent to the second source/drain contact.

    INTEGRATED CIRCUIT DEVICES
    5.
    发明申请

    公开(公告)号:US20220085011A1

    公开(公告)日:2022-03-17

    申请号:US17410326

    申请日:2021-08-24

    Abstract: An integrated circuit device includes substrate including a fin-type active area extending on the substrate in a first direction parallel to an upper surface of the substrate, a first gate line crossing the fin-type active area on the substrate and extending in a second direction perpendicular to the first direction, a cut gate line extending in the second direction and being spaced apart from the first gate line with a first gate cut area therebetween, a second gate line extending in the second direction and being spaced apart from the cut gate line with a second gate cut area therebetween, and a power wiring disposed on the cut gate line.

Patent Agency Ranking