-
公开(公告)号:US20200343268A1
公开(公告)日:2020-10-29
申请号:US16928542
申请日:2020-07-14
Applicant: Renesas Electronics Corporation
Inventor: Takaaki TSUNOMURA , Yoshiki YAMAMOTO , Masaaki SHINOHARA , Toshiaki IWAMATSU , Hidekazu ODA
Abstract: On a semiconductor substrate having an SOI region and a bulk silicon region formed on its upper surface, epitaxial layers are formed in source and drain regions of a MOSFET formed in the SOI region, and no epitaxial layer is formed in source and drain regions of a MOSFET formed in the bulk silicon region. By covering the end portions of the epitaxial layers with silicon nitride films, even when diffusion layers are formed by implanting ions from above the epitaxial layers, it is possible to prevent the impurity ions from being implanted down to a lower surface of a silicon layer.
-
公开(公告)号:US20240274670A1
公开(公告)日:2024-08-15
申请号:US18642509
申请日:2024-04-22
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yoshiki YAMAMOTO , Hideki MAKIYAMA , Toshiaki IWAMATSU , Takaaki TSUNOMURA
IPC: H01L29/10 , H01L21/265 , H01L21/74 , H01L21/768 , H01L21/8234 , H01L21/8238 , H01L21/84 , H01L27/12 , H01L29/06 , H01L29/08 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/786
CPC classification number: H01L29/1083 , H01L21/265 , H01L21/74 , H01L21/76897 , H01L21/823412 , H01L21/823418 , H01L21/823807 , H01L21/823814 , H01L21/84 , H01L27/1203 , H01L29/0649 , H01L29/0847 , H01L29/0878 , H01L29/41783 , H01L29/4238 , H01L29/66477 , H01L29/665 , H01L29/6653 , H01L29/66537 , H01L29/66545 , H01L29/66553 , H01L29/6656 , H01L29/6659 , H01L29/66628 , H01L29/66742 , H01L29/66757 , H01L29/66772 , H01L29/6681 , H01L29/7824 , H01L29/7833 , H01L29/78606 , H01L29/78621 , H01L29/78651 , H01L29/78654
Abstract: Occurrence of short-channel characteristics and parasitic capacitance of a MOSFET on a SOI substrate is prevented. A sidewall having a stacked structure obtained by sequentially stacking a silicon oxide film and a nitride film is formed on a side wall of a gate electrode on the SOI substrate. Subsequently, after an epitaxial layer is formed beside the gate electrode, and then, the nitride film is removed. Then, an impurity is implanted into an upper surface of the semiconductor substrate with using the gate electrode and the epitaxial layer as a mask, so that a halo region is formed in only a region of the upper surface of the semiconductor substrate which is right below a vicinity of both ends of the gate electrode.
-
公开(公告)号:US20200013857A1
公开(公告)日:2020-01-09
申请号:US16575836
申请日:2019-09-19
Applicant: Renesas Electronics Corporation
Inventor: Yoshiki YAMAMOTO , Hideki MAKIYAMA , Toshiaki IWAMATSU , Takaaki TSUNOMURA
IPC: H01L29/10 , H01L29/786 , H01L29/66 , H01L27/12 , H01L29/417 , H01L29/423 , H01L29/78 , H01L21/768 , H01L29/08 , H01L21/8238 , H01L21/84 , H01L21/265 , H01L29/06 , H01L21/74 , H01L21/8234
Abstract: Occurrence of short-channel characteristics and parasitic capacitance of a MOSFET on a SOI substrate is prevented.A sidewall having a stacked structure obtained by sequentially stacking a silicon oxide film and a nitride film is formed on a side wall of a gate electrode on the SOI substrate. Subsequently, after an epitaxial layer is formed beside the gate electrode, and then, the nitride film is removed. Then, an impurity is implanted into an upper surface of the semiconductor substrate with using the gate electrode and the epitaxial layer as a mask, so that a halo region is formed in only a region of the upper surface of the semiconductor substrate which is right below a vicinity of both ends of the gate electrode.
-
公开(公告)号:US20170301694A1
公开(公告)日:2017-10-19
申请号:US15634439
申请日:2017-06-27
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Takaaki TSUNOMURA , Toshiaki IWAMATSU
IPC: H01L27/12 , H01L29/66 , H01L21/84 , H01L21/265 , H01L21/8238 , H01L21/324 , H01L29/78 , H01L27/092
CPC classification number: H01L29/66537 , H01L21/265 , H01L21/26506 , H01L21/2652 , H01L21/324 , H01L21/8238 , H01L21/84 , H01L27/092 , H01L27/1203 , H01L29/0649 , H01L29/36 , H01L29/66492 , H01L29/66742 , H01L29/7833 , H01L29/78603 , H01L29/78684
Abstract: A semiconductor device having an n channel MISFET formed on an SOI substrate including a support substrate, an insulating layer formed on the support substrate and a silicon layer formed on the insulating layer has the following structure. An impurity region for threshold adjustment is provided in the support substrate of a gate electrode so that the silicon layer contains carbon. The threshold value can be adjusted by the semiconductor region for threshold adjustment in this manner. Further, by providing the silicon layer containing carbon, even when the impurity of the semiconductor region for threshold adjustment is diffused to the silicon layer across the insulating layer, the impurity is inactivated by the carbon implanted into the silicon layer. As a result, the fluctuation of the transistor characteristics, for example, the fluctuation of the threshold voltage of the MISFET can be reduced.
-
公开(公告)号:US20230282647A1
公开(公告)日:2023-09-07
申请号:US18317500
申请日:2023-05-15
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Takaaki TSUNOMURA , Yoshiki YAMAMOTO , Masaaki SHINOHARA , Toshiaki IWAMATSU , Hidekazu ODA
CPC classification number: H01L27/1203 , H01L29/66477 , H01L29/66628 , H01L29/66651 , H01L29/7834 , H01L27/1207 , H01L21/823418
Abstract: On a semiconductor substrate having an SOI region and a bulk silicon region formed on its upper surface, epitaxial layers are formed in source and drain regions of a MOSFET formed in the SOI region, and no epitaxial layer is formed in source and drain regions of a MOSFET formed in the bulk silicon region. By covering the end portions of the epitaxial layers with silicon nitride films, even when diffusion layers are formed by implanting ions from above the epitaxial layers, it is possible to prevent the impurity ions from being implanted down to a lower surface of a silicon layer.
-
公开(公告)号:US20190043949A1
公开(公告)日:2019-02-07
申请号:US16150323
申请日:2018-10-03
Applicant: Renesas Electronics Corporation
Inventor: Yoshiki YAMAMOTO , Hideki MAKIYAMA , Toshiaki IWAMATSU , Takaaki TSUNOMURA
IPC: H01L29/10 , H01L29/66 , H01L29/78 , H01L29/06 , H01L21/265 , H01L29/08 , H01L29/786 , H01L21/8234 , H01L21/74 , H01L21/8238 , H01L21/84 , H01L21/768 , H01L29/423 , H01L29/417 , H01L27/12
CPC classification number: H01L29/1083 , H01L21/265 , H01L21/74 , H01L21/76897 , H01L21/823412 , H01L21/823418 , H01L21/823807 , H01L21/823814 , H01L21/84 , H01L27/1203 , H01L29/0649 , H01L29/0847 , H01L29/0878 , H01L29/41783 , H01L29/4238 , H01L29/66477 , H01L29/665 , H01L29/6653 , H01L29/66537 , H01L29/66545 , H01L29/66553 , H01L29/6656 , H01L29/6659 , H01L29/66628 , H01L29/66742 , H01L29/66757 , H01L29/66772 , H01L29/6681 , H01L29/7824 , H01L29/7833 , H01L29/78606 , H01L29/78621 , H01L29/78651 , H01L29/78654
Abstract: Occurrence of short-channel characteristics and parasitic capacitance of a MOSFET on a SOI substrate is prevented. A sidewall having a stacked structure obtained by sequentially stacking a silicon oxide film and a nitride film is formed on a side wall of a gate electrode on the SOI substrate. Subsequently, after an epitaxial layer is formed beside the gate electrode, and then, the nitride film is removed. Then, an impurity is implanted into an upper surface of the semiconductor substrate with using the gate electrode and the epitaxial layer as a mask, so that a halo region is formed in only a region of the upper surface of the semiconductor substrate which is right below a vicinity of both ends of the gate electrode.
-
公开(公告)号:US20180219067A1
公开(公告)日:2018-08-02
申请号:US15925850
申请日:2018-03-20
Applicant: Renesas Electronics Corporation
Inventor: Yoshiki YAMAMOTO , Hideki MAKIYAMA , Toshiaki IWAMATSU , Takaaki TSUNOMURA
IPC: H01L29/10 , H01L29/78 , H01L29/66 , H01L21/265 , H01L21/84 , H01L21/8238 , H01L21/74 , H01L29/06
CPC classification number: H01L29/1083 , H01L21/265 , H01L21/74 , H01L21/76897 , H01L21/823412 , H01L21/823418 , H01L21/823807 , H01L21/823814 , H01L21/84 , H01L27/1203 , H01L29/0649 , H01L29/0847 , H01L29/0878 , H01L29/41783 , H01L29/4238 , H01L29/66477 , H01L29/665 , H01L29/66537 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/66628 , H01L29/66742 , H01L29/66757 , H01L29/66772 , H01L29/7824 , H01L29/7833 , H01L29/78606 , H01L29/78621 , H01L29/78651 , H01L29/78654
Abstract: Occurrence of short-channel characteristics and parasitic capacitance of a MOSFET on a SOI substrate is prevented.A sidewall having a stacked structure obtained by sequentially stacking a silicon oxide film and a nitride film is formed on a side wall of a gate electrode on the SOI substrate. Subsequently, after an epitaxial layer is formed beside the gate electrode, and then, the nitride film is removed. Then, an impurity is implanted into an upper surface of the semiconductor substrate with using the gate electrode and the epitaxial layer as a mask, so that a halo region is formed in only a region of the upper surface of the semiconductor substrate which is right below a vicinity of both ends of the gate electrode.
-
公开(公告)号:US20170018611A1
公开(公告)日:2017-01-19
申请号:US15279565
申请日:2016-09-29
Applicant: Renesas Electronics Corporation
Inventor: Yoshiki YAMAMOTO , Hideki MAKIYAMA , Toshiaki IWAMATSU , Takaaki TSUNOMURA
CPC classification number: H01L29/1083 , H01L21/265 , H01L21/74 , H01L21/76897 , H01L21/823412 , H01L21/823418 , H01L21/823807 , H01L21/823814 , H01L21/84 , H01L27/1203 , H01L29/0649 , H01L29/0847 , H01L29/0878 , H01L29/41783 , H01L29/4238 , H01L29/66477 , H01L29/665 , H01L29/66537 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/66628 , H01L29/66742 , H01L29/66757 , H01L29/66772 , H01L29/7824 , H01L29/7833 , H01L29/78606 , H01L29/78621 , H01L29/78651 , H01L29/78654
Abstract: Occurrence of short-channel characteristics and parasitic capacitance of a MOSFET on a SOI substrate is prevented.A sidewall having a stacked structure obtained by sequentially stacking a silicon oxide film and a nitride film is formed on a side wall of a gate electrode on the SOI substrate. Subsequently, after an epitaxial layer is formed beside the gate electrode, and then, the nitride film is removed. Then, an impurity is implanted into an upper surface of the semiconductor substrate with using the gate electrode and the epitaxial layer as a mask, so that a halo region is formed in only a region of the upper surface of the semiconductor substrate which is right below a vicinity of both ends of the gate electrode.
Abstract translation: 在SOI衬底上的栅电极的侧壁上形成具有通过依次层叠氧化硅膜和氮化物膜而获得的堆叠结构的侧壁。 随后,在栅极旁边形成外延层之后,去除氮化物膜。 然后,使用栅电极和外延层作为掩模,将杂质注入到半导体衬底的上表面中,使得仅在半导体衬底的上表面的正下方形成晕圈区域 栅电极的两端附近。
-
公开(公告)号:US20240395823A1
公开(公告)日:2024-11-28
申请号:US18795310
申请日:2024-08-06
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Takaaki TSUNOMURA , Yoshiki YAMAMOTO , Masaaki SHINOHARA , Toshiaki IWAMATSU , Hidekazu ODA
IPC: H01L27/12 , H01L21/8234 , H01L21/8238 , H01L29/417 , H01L29/66 , H01L29/78
Abstract: On a semiconductor substrate having an SOI region and a bulk silicon region formed on its upper surface, epitaxial layers are formed in source and drain regions of a MOSFET formed in the SOI region, and no epitaxial layer is formed in source and drain regions of a MOSFET formed in the bulk silicon region. By covering the end portions of the epitaxial layers with silicon nitride films, even when diffusion layers are formed by implanting ions from above the epitaxial layers, it is possible to prevent the impurity ions from being implanted down to a lower surface of a silicon layer.
-
公开(公告)号:US20230253456A1
公开(公告)日:2023-08-10
申请号:US18135426
申请日:2023-04-17
Applicant: RENESAS ELECTRONICS CORPORATION
Inventor: Yoshiki YAMAMOTO , Hideki MAKIYAMA , Toshiaki IWAMATSU , Takaaki TSUNOMURA
IPC: H01L29/10 , H01L29/786 , H01L29/66 , H01L27/12 , H01L29/417 , H01L29/423 , H01L29/78 , H01L21/768 , H01L29/08 , H01L21/8238 , H01L21/84 , H01L21/265 , H01L29/06 , H01L21/74 , H01L21/8234
CPC classification number: H01L29/1083 , H01L21/74 , H01L21/84 , H01L21/265 , H01L21/76897 , H01L21/823412 , H01L21/823418 , H01L21/823807 , H01L21/823814 , H01L27/1203 , H01L29/0649 , H01L29/665 , H01L29/0847 , H01L29/0878 , H01L29/4238 , H01L29/6653 , H01L29/6656 , H01L29/6659 , H01L29/6681 , H01L29/7824 , H01L29/7833 , H01L29/41783 , H01L29/66477 , H01L29/66537 , H01L29/66545 , H01L29/66553 , H01L29/66628 , H01L29/66742 , H01L29/66757 , H01L29/66772 , H01L29/78606 , H01L29/78621 , H01L29/78651 , H01L29/78654
Abstract: Occurrence of short-channel characteristics and parasitic capacitance of a MOSFET on a SOI substrate is prevented. A sidewall having a stacked structure obtained by sequentially stacking a silicon oxide film and a nitride film is formed on a side wall of a gate electrode on the SOI substrate. Subsequently, after an epitaxial layer is formed beside the gate electrode, and then, the nitride film is removed. Then, an impurity is implanted into an upper surface of the semiconductor substrate with using the gate electrode and the epitaxial layer as a mask, so that a halo region is formed in only a region of the upper surface of the semiconductor substrate which is right below a vicinity of both ends of the gate electrode.
-
-
-
-
-
-
-
-
-