Semiconductor device
    1.
    发明申请
    Semiconductor device 有权
    半导体器件

    公开(公告)号:US20050145884A1

    公开(公告)日:2005-07-07

    申请号:US10902120

    申请日:2004-07-30

    CPC分类号: H01L29/7371 H01L29/0821

    摘要: It is the object of the present invention to provide a semiconductor device having an improved breakdown voltage on high power output, the semiconductor device comprising a n-type GaAs subcollector layer 101, a n-type GaAs intermediate collector layer 102 formed between a collector layer 103 and the subcollector layer 101, the n-type GaAs collector layer 103, a p-type GaAs base layer 104, a n-type InGaP second emitter layer 105, a n-type GaAs first emitter layer 106, and a n-type InGaAs emitter contact layer 107, and a concentration of impurities in the intermediate collector layer 102 is higher than a concentration of impurities in the collector layer 103 and is lower than a concentration of impurities in the subcollector layer 101.

    摘要翻译: 本发明的目的是提供一种在高功率输出上具有改进的击穿电压的半导体器件,该半导体器件包括n型GaAs子集电极层101,n型GaAs中间集电极层102,其形成在集电极层 103和子集电极层101,n型GaAs集电极层103,p型GaAs基极层104,n型InGaP第二发射极层105,n型GaAs第一发射极层106和n型 InGaAs发射极接触层107,并且中间集电极层102中的杂质浓度高于集电极层103中的杂质浓度,并且低于子集电极层101中的杂质浓度。

    Hetero-junction bipolar transistor and manufacturing method thereof
    2.
    发明授权
    Hetero-junction bipolar transistor and manufacturing method thereof 有权
    异质结双极晶体管及其制造方法

    公开(公告)号:US07176099B2

    公开(公告)日:2007-02-13

    申请号:US11100511

    申请日:2005-04-07

    IPC分类号: H01L21/8222

    CPC分类号: H01L29/0821 H01L29/7371

    摘要: A hetero-junction bipolar transistor that satisfies high resistance required to avoid a potential breakdown includes: an n-type sub-collector layer 110 that is made of GaAs; an n-type first collector 121 that is made of a semiconductor material with a smaller avalanche coefficient than that of the sub-collector 110 and is formed on the sub-collector layer 110; a second collector layer 132 that is made of n-type or i-type GaAs with lower dopant concentration than that of the sub-collector layer 110 and is formed on the first collector layer 121; a p-type base layer 133 that is made of GaAs and is formed on the second collector layer 132; and emitter layer 134 that is made of a semiconductor material with a larger band gap than that of the base layer 133 and is formed on the base layer 133.

    摘要翻译: 满足避免电位击穿所需的高电阻的异质结双极晶体管包括:由GaAs制成的n型子集电极层110; 形成在副集电极层110上的由具有比亚集电体110的雪崩系数小的半导体材料制成的n型第一集电体121; 第二集电体层132由n型或i型GaAs制成,掺杂浓度低于副集电极层110的掺杂浓度,并形成在第一集电极层121上; 由GaAs制成并形成在第二集电层132上的p型基极层133; 以及由具有比基极层133的带隙大的带隙的半导体材料制成并且形成在基极层133上的发射极层134。

    Semiconductor device
    3.
    发明授权
    Semiconductor device 有权
    半导体器件

    公开(公告)号:US07091528B2

    公开(公告)日:2006-08-15

    申请号:US10902120

    申请日:2004-07-30

    IPC分类号: H01L31/328

    CPC分类号: H01L29/7371 H01L29/0821

    摘要: A semiconductor device is provided having an improved breakdown voltage on high power output, the semiconductor device comprising a n-type GaAs subcollector layer, a n-type GaAs intermediate collector layer formed between a collector layer and the subcollector layer, the n-type GaAs collector layer, a p-type GaAs base layer, a n-type InGaP second emitter layer, a n-type GaAs first emitter layer, and a n-type InGaAs emitter contact layer, and a concentration of impurities in the intermediate collector layer is higher than a concentration of impurities in the collector layer and is lower than a concentration of impurities in the subcollector layer.

    摘要翻译: 提供了一种在高功率输出上具有改进的击穿电压的半导体器件,该半导体器件包括n型GaAs子集电极层,形成在集电极层和子集电极层之间的n型GaAs中间集电极层,n型GaAs 集电极层,p型GaAs基极层,n型InGaP第二发射极层,n型GaAs第一发射极层和n型InGaAs发射极接触层,中间集电极层中的杂质浓度为 高于集电体层中的杂质浓度,并且低于子集电极层中的杂质浓度。

    Hetero-junction bipolar transistor and manufacturing method thereof
    5.
    发明授权
    Hetero-junction bipolar transistor and manufacturing method thereof 失效
    异质结双极晶体管及其制造方法

    公开(公告)号:US06903388B2

    公开(公告)日:2005-06-07

    申请号:US10748158

    申请日:2003-12-31

    CPC分类号: H01L29/0821 H01L29/7371

    摘要: A hetero-junction bipolar transistor that satisfies high resistance required to avoid a potential breakdown includes: an n-type sub-collector layer 110 that is made of GaAs; an n-type first collector 121 that is made of a semiconductor material with a smaller avalanche coefficient than that of the sub-collector 110 and is formed on the sub-collector layer 110; a second collector layer 132 that is made of n-type or i-type GaAs with lower dopant concentration than that of the sub-collector layer 110 and is formed on the first collector layer 121; a p-type base layer 133 that is made of GaAs and is formed on the second collector layer 132; and emitter layer 134 that is made of a semiconductor material with a larger band gap than that of the base layer 133 and is formed on the base layer 133.

    摘要翻译: 满足避免电位击穿所需的高电阻的异质结双极晶体管包括:由GaAs制成的n型子集电极层110; 形成在副集电极层110上的由具有比亚集电体110的雪崩系数小的半导体材料制成的n型第一集电体121; 第二集电体层132由n型或i型GaAs制成,掺杂浓度低于副集电极层110的掺杂浓度,并形成在第一集电极层121上; 由GaAs制成并形成在第二集电层132上的p型基极层133; 以及由具有比基极层133的带隙大的带隙的半导体材料制成并且形成在基极层133上的发射极层134。

    Semiconductor device and manufacturing method thereof
    6.
    发明申请
    Semiconductor device and manufacturing method thereof 失效
    半导体装置及其制造方法

    公开(公告)号:US20050042549A1

    公开(公告)日:2005-02-24

    申请号:US10937366

    申请日:2004-09-10

    摘要: A GaAs substrate 200 is rotated, a photosensitive silicone resist 260 is applied on a surface of the GaAs substrate 200 on which an aperture of a hole 310 to be a via hole, and an inside of the hole 310 to be the via hole is filled in with the photosensitive silicone resist 260. Next, the GaAs substrate 200 is further rotated, changing the number of revolutions (rpm), and the photosensitive silicone resist 260 on the GaAs substrate is flattened. Next, a reverse side of the GaAs substrate is grinded, the hole 310 to be the via hole penetrates the GaAs substrate 200 from the surface to the reverse side and the via hole 220 is formed. Next, a reverse side electrode 240 is formed on the reverse side of the GaAs substrate 200. Next, the GaAs sustrate 200 is divided chip by chip and chips are laid on a substrate for assembly 270 via an adhesive metal 280.

    摘要翻译: 在GaAs衬底200旋转的同时,在GaAs衬底200的表面上施加感光性硅氧烷抗蚀剂260,在该衬底200的表面上填充孔310作为通孔的孔,填充孔310的内部 与感光性硅氧烷抗蚀剂260接触。接着,进一步旋转GaAs衬底200,改变转速(rpm),使GaAs衬底上的感光性硅氧烷抗蚀剂260变平。 接下来,研磨GaAs衬底的反面,作为通路孔的孔310从表面向反面侧穿过GaAs衬底200,形成通路孔220。 接下来,在GaAs衬底200的相反侧上形成反向侧电极240.接下来,将GaAs衬垫200逐个分割,并且通过粘合金属280将芯片放置在用于组件270的衬底上。

    Semiconductor device and manufacturing method thereof
    7.
    发明授权
    Semiconductor device and manufacturing method thereof 失效
    半导体装置及其制造方法

    公开(公告)号:US06982141B2

    公开(公告)日:2006-01-03

    申请号:US10937366

    申请日:2004-09-10

    IPC分类号: G03F7/00

    摘要: A GaAs substrate 200 is rotated, a photosensitive silicone resist 260 is applied on a surface of the GaAs substrate 200 on which an aperture of a hole 310 to be a via hole, and an inside of the hole 310 to be the via hole is filled in with the photosensitive silicone resist 260. Next, the GaAs substrate 200 is further rotated, changing the number of revolutions (rpm), and the photosensitive silicone resist 260 on the GaAs substrate is flattened. Next, a reverse side of the GaAs substrate is grinded, the hole 310 to be the via hole penetrates the GaAs substrate 200 from the surface to the reverse side and the via hole 220 is formed. Next, a reverse side electrode 240 is formed on the reverse side of the GaAs substrate 200. Next, the GaAs sustrate 200 is divided chip by chip and chips are laid on a substrate for assembly 270 via an adhesive metal 280.

    摘要翻译: 在GaAs衬底200旋转的同时,在GaAs衬底200的表面上施加感光性硅氧烷抗蚀剂260,在该衬底200的表面上填充孔310作为通孔的孔,填充孔310的内部 与感光性硅氧烷抗蚀剂260接触。接着,进一步旋转GaAs衬底200,改变转速(rpm),使GaAs衬底上的感光性硅氧烷抗蚀剂260变平。 接下来,研磨GaAs衬底的反面,作为通路孔的孔310从表面向反面侧穿过GaAs衬底200,形成通路孔220。 接下来,在GaAs衬底200的相反侧上形成反向侧电极240.接下来,将GaAs衬垫200逐个分割,并且通过粘合金属280将芯片放置在用于组件270的衬底上。

    Hetero-junction bipolar transistor
    9.
    发明申请
    Hetero-junction bipolar transistor 审中-公开
    异质结双极晶体管

    公开(公告)号:US20070120148A1

    公开(公告)日:2007-05-31

    申请号:US11498737

    申请日:2006-08-04

    申请人: Masanobu Nogome

    发明人: Masanobu Nogome

    IPC分类号: H01L31/00 H01L29/739

    CPC分类号: H01L29/7371 H01L29/0821

    摘要: A hetero-junction bipolar transistor includes a sub-collector layer formed on a substrate and having conductivity, a first collector layer formed on the sub-collector layer and a second collector layer formed on the first collector layer and having the same conductive type as a conductive type of the sub-collector layer. In the first collector layer, a delta-doped layer is provided.

    摘要翻译: 异质结双极晶体管包括形成在基板上并具有导电性的副集电极层,形成在副集电极层上的第一集电极层和形成在第一集电极层上并具有与第一集电极层相同的导电类型的第二集电极层 导电类型的子集电极层。 在第一集电极层中,提供了δ掺杂层。

    Hetero-junction bipolar transistor
    10.
    发明申请
    Hetero-junction bipolar transistor 审中-公开
    异质结双极晶体管

    公开(公告)号:US20080265283A1

    公开(公告)日:2008-10-30

    申请号:US12213808

    申请日:2008-06-25

    申请人: Masanobu Nogome

    发明人: Masanobu Nogome

    IPC分类号: H01L29/739

    CPC分类号: H01L29/7371 H01L29/0821

    摘要: A hetero-junction bipolar transistor includes a sub-collector layer formed on a substrate and having conductivity, a first collector layer formed on the sub-collector layer and a second collector layer formed on the first collector layer and having the same conductive type as a conductive type of the sub-collector layer. In the first collector layer, a delta-doped layer is provided.

    摘要翻译: 异质结双极晶体管包括形成在基板上并具有导电性的副集电极层,形成在副集电极层上的第一集电极层和形成在第一集电极层上并具有与第一集电极层相同的导电类型的第二集电极层 导电类型的子集电极层。 在第一集电极层中,提供了δ掺杂层。