-
公开(公告)号:US20130110926A1
公开(公告)日:2013-05-02
申请号:US13412627
申请日:2012-03-06
申请人: Lin YU
发明人: Lin YU
IPC分类号: G06F15/16
CPC分类号: H05K7/20836
摘要: A method for controlling a rack system including a plurality of detachable chassis, where at lease one node is disposed in the chassis and a rack management controller (RMC) is disposed in the rack system. First, at least one detecting unit connected to the RMC and the node of the chassis in the rack system is provided. Next, a status message of the chassis is detected for determining whether the status of the chassis is changed. When the status is changed, the detecting unit determines whether the node corresponding to the chassis exists in the rack system. When the node exists, the detecting unit acquires a message of a field replaceable unit (FRU) of the node. Thereafter, the detecting unit transmits the message of the FRU to the RMC. Then, the RMC determines a type of the node according to the message of the FRU.
摘要翻译: 一种用于控制包括多个可拆卸底盘的机架系统的方法,其中至少一个节点设置在机架中,并且机架管理控制器(RMC)设置在机架系统中。 首先,提供与机架系统中的RMC和机架的节点连接的至少一个检测单元。 接下来,检测到机箱的状态消息,以确定机箱的状态是否改变。 当状态改变时,检测单元确定与机架对应的节点是否存在于机架系统中。 当节点存在时,检测单元获取节点的现场可替换单元(FRU)的消息。 此后,检测单元将FRU的消息发送给RMC。 然后,RMC根据FRU的消息确定节点的类型。
-
公开(公告)号:US20130036859A1
公开(公告)日:2013-02-14
申请号:US13569421
申请日:2012-08-08
申请人: Lin Yu-Hsin
发明人: Lin Yu-Hsin
IPC分类号: B62K21/26
CPC分类号: B62K23/06 , B60T7/102 , B60T11/046 , B62K21/12 , B62K21/26 , Y10T74/2028 , Y10T74/20828
摘要: A control module, which is mounted on a handlebar of a bicycle, includes a base, a grip, a control bar, and a bolt. The base has a hole, and the hole has a first section and a second section, wherein the second section is bigger than the first section. The base is fitted to the handlebar whereby a sidewall of the first section touches the handlebar. The grip is fitted to the handlebar, and has a portion received in the second section of the hole of the base. The control bar is provided on the base to control a brake module or a derailleur module. The bolt is provided on the base, wherein both the base and the grip are fixed to the handlebar at the same time by tightening the bolt.
摘要翻译: 安装在自行车车把上的控制模块包括底座,把手,控制杆和螺栓。 基部具有孔,孔具有第一部分和第二部分,其中第二部分大于第一部分。 底座安装在把手上,由此第一部分的侧壁与把手接触。 把手被装配到把手上,并且具有容纳在基座的孔的第二部分中的部分。 控制杆设置在基座上,用于控制制动模块或拨链器模块。 螺栓设置在基座上,其中基座和把手通过拧紧螺栓同时固定在车把上。
-
公开(公告)号:US08252682B2
公开(公告)日:2012-08-28
申请号:US12704695
申请日:2010-02-12
申请人: Ku-Feng Yang , Weng-Jin Wu , Hsin-Hsien Lu , Chia-Lin Yu , Chu-Sung Shih , Fu-Chi Hsu , Shau-Lin Shue
发明人: Ku-Feng Yang , Weng-Jin Wu , Hsin-Hsien Lu , Chia-Lin Yu , Chu-Sung Shih , Fu-Chi Hsu , Shau-Lin Shue
CPC分类号: H01L21/76898 , H01L2224/02372
摘要: A method for thinning a wafer is provided. In one embodiment, a wafer is provided having a plurality of semiconductor chips, the wafer having a first side and a second side opposite the first side, wherein each of the chips includes a set of through silicon vias (TSVs), each of the TSVs substantially sealed by a liner layer and a barrier layer. A wafer carrier is provided for attaching to the second side of the wafer. The first side of the wafer is thinned and thereafer recessed to partially expose portions of the liner layers, barrier layers and the TSVs protruding from the wafer. An isolation layer is deposited over the first side of the wafer and the top portions of the liner layers, barrier layers and the TSVs. Thereafter, an insulation layer is deposited over the isolation layer. The insulation layer is then planarized to expose top portions of the TSVs. A dielectric layer is deposited over the planarized first side of the wafer. One or more electrical contacts are formed in the dielectric layer for electrical connection to the exposed one or more TSVs.
摘要翻译: 提供了一种用于薄化晶片的方法。 在一个实施例中,提供具有多个半导体芯片的晶片,晶片具有第一侧和与第一侧相对的第二侧,其中每个芯片包括一组穿通硅通孔(TSV),每个TSV 基本上被衬垫层和阻挡层密封。 提供晶片载体以附接到晶片的第二侧。 晶片的第一侧变薄并且凹陷以部分地暴露衬里层,阻挡层和从晶片突出的TSV的部分。 隔离层沉积在晶片的第一侧和衬垫层,阻挡层和TSV的顶部之上。 此后,绝缘层沉积在隔离层上。 然后将绝缘层平坦化以暴露TSV的顶部。 电介质层沉积在晶片的平坦化第一侧上。 在电介质层中形成一个或多个电触头,用于与暴露的一个或多个TSV电连接。
-
公开(公告)号:US20120169490A1
公开(公告)日:2012-07-05
申请号:US12984688
申请日:2011-01-05
申请人: SEN-LIN YU , TSAO-CHANG YU
发明人: SEN-LIN YU , TSAO-CHANG YU
IPC分类号: G08B19/00
CPC分类号: G08B21/182 , G01F23/241
摘要: A water level and temperature alert device including a temperature sensor, a level sensor, an alert unit, and a computing unit. The computing unit is connected to the temperature sensor, the level sensor, and the alert unit. The level sensor is connected to a first electrode and a second electrode. When the first and second electrodes are shorted, the level sensor would output a triggering signal to the computing unit. As the computing unit is enabled by the triggering signal, the computing unit further attains a water temperature signal off the temperature sensor. According to the temperature range where the temperature signal falls into, the computing unit would trigger the alert unit to illuminate in different colors. The aforementioned alert device can further transmit the temperature and power level data to a remote host unit or communication device via a wireless technology.
摘要翻译: 包括温度传感器,液位传感器,报警单元和计算单元的水位和温度警报装置。 计算单元连接到温度传感器,液位传感器和报警单元。 液位传感器连接到第一电极和第二电极。 当第一和第二电极短路时,电平传感器将向计算单元输出触发信号。 当计算单元由触发信号使能时,计算单元进一步从温度传感器获得水温信号。 根据温度信号落入的温度范围,计算单元将触发报警单元以不同的颜色进行点亮。 上述警报装置还可以通过无线技术将温度和功率电平数据传送到远程主机单元或通信设备。
-
公开(公告)号:US08138076B2
公开(公告)日:2012-03-20
申请号:US12118919
申请日:2008-05-12
申请人: Cheng-Tung Lin , Yung-Sheng Chiu , Hsiang-Yi Wang , Chia-Lin Yu , Chen-Hua Yu
发明人: Cheng-Tung Lin , Yung-Sheng Chiu , Hsiang-Yi Wang , Chia-Lin Yu , Chen-Hua Yu
IPC分类号: H01L21/3205 , H01L21/4763
CPC分类号: H01L21/28088 , H01L21/28079 , H01L21/28185 , H01L21/3141 , H01L21/823437 , H01L21/823828 , H01L29/513 , H01L29/517
摘要: MOSFETs having stacked metal gate electrodes and methods of making the same are provided. The MOSFET gate electrode includes a gate metal layer formed atop a high-k gate dielectric layer. The metal gate electrode is formed through a low oxygen content deposition process without charged-ion bombardment to the wafer substrate. Metal gate layer thus formed has low oxygen content and may prevent interfacial oxide layer regrowth. The process of forming the gate metal layer generally avoids plasma damage to the wafer substrate.
摘要翻译: 提供具有层叠金属栅电极的MOSFET及其制造方法。 MOSFET栅电极包括形成在高k栅极电介质层顶上的栅极金属层。 通过低氧含量沉积工艺形成金属栅电极而不对晶片衬底进行带电离子轰击。 如此形成的金属栅极层的氧含量低,并且可以防止界面氧化层再生长。 形成栅极金属层的过程通常避免了对晶片衬底的等离子体损伤。
-
公开(公告)号:US20120025234A1
公开(公告)日:2012-02-02
申请号:US13267701
申请日:2011-10-06
申请人: Chen-Hua Yu , Wen-Chih Chiou , Ding-Yuan Chen , Chia-Lin Yu , Hung-Ta Lin
发明人: Chen-Hua Yu , Wen-Chih Chiou , Ding-Yuan Chen , Chia-Lin Yu , Hung-Ta Lin
IPC分类号: H01L33/06
CPC分类号: H01L33/22 , H01L33/007 , H01L33/0075 , H01L33/06 , H01L33/24 , H01L33/32
摘要: A light-emitting diode (LED) device is provided. The LED device has raised semiconductor regions formed on a substrate. LED structures are formed over the raised semiconductor regions such that bottom contact layers and active layers of the LED device are conformal layers. The top contact layer has a planar surface. In an embodiment, the top contact layers are continuous over a plurality of the raised semiconductor regions while the bottom contact layers and the active layers are discontinuous between adjacent raised semiconductor regions.
摘要翻译: 提供了一种发光二极管(LED)装置。 LED装置已经凸起形成在基板上的半导体区域。 在凸起的半导体区域上形成LED结构,使得LED器件的底部接触层和有源层是保形层。 顶部接触层具有平坦的表面。 在一个实施例中,顶部接触层在多个凸起的半导体区域上是连续的,而底部接触层和有源层在相邻凸起的半导体区域之间是不连续的。
-
公开(公告)号:US20110241061A1
公开(公告)日:2011-10-06
申请号:US12879584
申请日:2010-09-10
申请人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
发明人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
IPC分类号: H01L33/48
CPC分类号: H01L21/76898 , H01L21/3065 , H01L21/486 , H01L21/6835 , H01L21/76843 , H01L21/76876 , H01L21/76877 , H01L21/76879 , H01L23/147 , H01L23/481 , H01L23/49827 , H01L24/29 , H01L24/48 , H01L24/49 , H01L24/97 , H01L33/005 , H01L33/0054 , H01L33/486 , H01L33/62 , H01L33/641 , H01L33/644 , H01L33/647 , H01L2221/68345 , H01L2221/68359 , H01L2224/16 , H01L2224/32225 , H01L2224/32506 , H01L2224/48091 , H01L2224/48227 , H01L2224/48233 , H01L2224/49113 , H01L2224/73265 , H01L2224/97 , H01L2924/00014 , H01L2924/01019 , H01L2924/01029 , H01L2924/01078 , H01L2924/01079 , H01L2924/01322 , H01L2924/04941 , H01L2924/12041 , H01L2924/14 , H01L2924/181 , H01L2924/19041 , H01L2933/0066 , H01L2924/3512 , H01L2924/00 , H01L2924/00012 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: The package substrates with through silicon plugs (or vias) described above provide lateral and vertical heat dissipation pathways for semiconductor chips that require thermal management. Designs of through silicon plugs (TSPs) with high duty ratios can most effectively provide heat dissipation. TSP designs with patterns of double-sided combs can provide high duty ratios, such as equal to or greater than 50%. Package substrates with high duty ratios are useful for semiconductor chips that generate large amount of heat. An example of such semiconductor chip is a light-emitting diode (LED) chip.
摘要翻译: 具有上述通孔硅封装(或通孔)的封装衬底为需要热管理的半导体芯片提供侧向和垂直散热路径。 具有高占空比的通过硅插头(TSP)的设计可以最有效地提供散热。 具有双面梳状图案的TSP设计可以提供等于或大于50%的高占空比。 具有高占空比的封装衬底对于产生大量热量的半导体芯片是有用的。 这种半导体芯片的例子是发光二极管(LED)芯片。
-
公开(公告)号:US20110241040A1
公开(公告)日:2011-10-06
申请号:US12897124
申请日:2010-10-04
申请人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
发明人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
IPC分类号: H01L33/38 , H01L23/532 , H01L21/768
CPC分类号: H01L21/76898 , H01L21/3065 , H01L21/486 , H01L21/6835 , H01L21/76843 , H01L21/76876 , H01L21/76877 , H01L21/76879 , H01L23/147 , H01L23/481 , H01L23/49827 , H01L24/29 , H01L24/48 , H01L24/49 , H01L24/97 , H01L33/005 , H01L33/0054 , H01L33/486 , H01L33/62 , H01L33/641 , H01L33/644 , H01L33/647 , H01L2221/68345 , H01L2221/68359 , H01L2224/16 , H01L2224/32225 , H01L2224/32506 , H01L2224/48091 , H01L2224/48227 , H01L2224/48233 , H01L2224/49113 , H01L2224/73265 , H01L2224/97 , H01L2924/00014 , H01L2924/01019 , H01L2924/01029 , H01L2924/01078 , H01L2924/01079 , H01L2924/01322 , H01L2924/04941 , H01L2924/12041 , H01L2924/14 , H01L2924/181 , H01L2924/19041 , H01L2933/0066 , H01L2924/3512 , H01L2924/00 , H01L2924/00012 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: The substrate with through silicon plugs (or vias) described above removes the need for conductive bumps. The process flow is very simple and cost efficient. The structures described combines the separate TSV, redistribution layer, and conductive bump structures into a single structure. By combining the separate structures, a low resistance electrical connection with high heat dissipation capability is created. In addition, the substrate with through silicon plugs (or vias, or trenches) also allows multiple chips to be packaged together. A through silicon trench can surround the one or more chips to provide protection against copper diffusing to neighboring devices during manufacturing. In addition, multiple chips with similar or different functions can be integrated on the TSV substrate. Through silicon plugs with different patterns can be used under a semiconductor chip(s) to improve heat dissipation and to resolve manufacturing concerns.
摘要翻译: 具有上述通孔硅衬底(或通孔)的基板消除了对导电凸块的需要。 流程非常简单,成本效益高。 所描述的结构将单独的TSV,再分配层和导电凸块结构组合成单个结构。 通过组合单独的结构,产生具有高散热能力的低电阻电连接。 此外,具有通过硅插头(或通孔或沟槽)的基板还允许将多个芯片封装在一起。 通过硅沟槽可围绕一个或多个芯片,以在制造期间提供防止铜扩散到相邻器件的保护。 此外,具有相似或不同功能的多个芯片可以集成在TSV基板上。 通过具有不同图案的硅插头可以在半导体芯片下使用以改善散热并解决制造问题。
-
公开(公告)号:USD645134S1
公开(公告)日:2011-09-13
申请号:US29381630
申请日:2010-12-21
申请人: Lin Yu Lee , Shang Chih Yang
设计人: Lin Yu Lee , Shang Chih Yang
-
70.
公开(公告)号:US20110189837A1
公开(公告)日:2011-08-04
申请号:US12972184
申请日:2010-12-17
申请人: Chen-Hua Yu , Chia-Lin Yu , Ding-Yuan Chen , Wen-Chih Chiou
发明人: Chen-Hua Yu , Chia-Lin Yu , Ding-Yuan Chen , Wen-Chih Chiou
IPC分类号: H01L21/20
CPC分类号: H01L21/0237 , H01L21/02458 , H01L21/0254 , H01L21/02573 , H01L21/02617 , H01L21/02664
摘要: A method of forming a semiconductor structure includes providing a substrate; forming a buffer/nucleation layer over the substrate; forming a group-III nitride (III-nitride) layer over the buffer/nucleation layer; and subjecting the III-nitride layer to a nitridation. The step of forming the III-nitride layer comprises metal organic chemical vapor deposition.
摘要翻译: 形成半导体结构的方法包括提供基板; 在衬底上形成缓冲/成核层; 在缓冲/成核层上形成III族氮化物(III族氮化物)层; 并对该III族氮化物层进行氮化。 形成III族氮化物层的步骤包括金属有机化学气相沉积。
-
-
-
-
-
-
-
-
-