-
公开(公告)号:US20240355880A1
公开(公告)日:2024-10-24
申请号:US18757772
申请日:2024-06-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Weng Chang , Chi On Chui
IPC: H01L29/06 , H01L21/02 , H01L29/423 , H01L29/49
CPC classification number: H01L29/0673 , H01L21/02178 , H01L21/02186 , H01L21/0245 , H01L21/02458 , H01L21/0262 , H01L29/0638 , H01L29/0676 , H01L29/42392 , H01L29/4925 , H01L29/4958 , H01L29/4966 , H01L29/4975
Abstract: A semiconductor device including a barrier layer surrounding a work function metal layer and methods of forming the same are disclosed. In an embodiment, a semiconductor device includes a semiconductor substrate; a first channel region over the semiconductor substrate; a second channel region over the first channel region; gate dielectric layers surrounding the first channel region and the second channel region; work function metal layers surrounding the gate dielectric layers; and barrier layers surrounding the work function metal layers, a first barrier layer surrounding the first channel region being merged with a second barrier layer surrounding the second channel region.
-
公开(公告)号:US12080777B2
公开(公告)日:2024-09-03
申请号:US17814743
申请日:2022-07-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
IPC: H01L29/49 , H01L21/285 , H01L21/8234 , H01L29/40 , H01L29/78
CPC classification number: H01L29/4966 , H01L21/28568 , H01L21/82345 , H01L29/401 , H01L29/785
Abstract: A method includes forming a gate dielectric layer on a semiconductor region, and depositing a first aluminum-containing work function layer using a first aluminum-containing precursor. The first aluminum-containing work function layer is over the gate dielectric layer. A second aluminum-containing work function layer is deposited using a second aluminum-containing precursor, which is different from the first aluminum-containing precursor. The second aluminum-containing work function layer is deposited over the first aluminum-containing work function layer. A conductive region is formed over the second aluminum-containing work function layer.
-
公开(公告)号:US12062695B2
公开(公告)日:2024-08-13
申请号:US18302132
申请日:2023-04-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
IPC: H01L29/06 , H01L27/092 , H01L29/66 , H01L29/78
CPC classification number: H01L29/0673 , H01L27/0924 , H01L29/66795 , H01L29/7851
Abstract: In an embodiment, a device includes: a channel region; a gate dielectric layer on the channel region; a first work function tuning layer on the gate dielectric layer, the first work function tuning layer including a p-type work function metal; a barrier layer on the first work function tuning layer; a second work function tuning layer on the barrier layer, the second work function tuning layer including a n-type work function metal, the n-type work function metal different from the p-type work function metal; and a fill layer on the second work function tuning layer.
-
公开(公告)号:US12033893B2
公开(公告)日:2024-07-09
申请号:US18359016
申请日:2023-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Hsueh Wen Tsau , Chia-Ching Lee , Cheng-Lung Hung , Ching-Hwanq Su
IPC: H01L21/768 , H01L23/532 , H01L23/535 , H01L29/66 , H01L29/78
CPC classification number: H01L21/76871 , H01L21/76805 , H01L21/7684 , H01L21/76843 , H01L21/76862 , H01L21/76889 , H01L21/76895 , H01L23/53266 , H01L23/535 , H01L29/66795 , H01L29/7851
Abstract: A method includes forming an opening in a dielectric layer, depositing a seed layer in the opening, wherein first portions of the seed layer have a first concentration of impurities, exposing the first portions of the seed layer to a plasma, wherein after exposure to the plasma the first portions have a second concentration of impurities that is less than the first concentration of impurities, and filling the opening with a conductive material to form a conductive feature. In an embodiment, the seed layer includes tungsten, and the conductive material includes tungsten. In an embodiment, the impurities include boron.
-
公开(公告)号:US12002714B2
公开(公告)日:2024-06-04
申请号:US17884518
申请日:2022-08-09
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Hsin-Yi Lee , Kuan-Yu Wang , Cheng-Lung Hung , Chi-On Chui
IPC: H01L21/8234 , H01L29/66 , H01L29/78
CPC classification number: H01L21/823431 , H01L21/823437 , H01L29/6681 , H01L29/785 , H01L2029/7858
Abstract: A method of forming a semiconductor device includes forming a fin structure having a stack of alternating first semiconductor layers and second semiconductor layers over a substrate, the first semiconductor layers and the second semiconductor layers having different compositions, forming a dummy gate structure across the fin structure, forming gate spacers on opposite sidewalls of the dummy gate structure, respectively, removing the dummy gate structure to form a gate trench between the gate spacers, removing portions of the first semiconductor layers in the gate trench, such that the second semiconductor layers are suspended in the gate trench to serve as nanosheets, forming a first titanium nitride layer wrapping around the nanosheets, wherein an atomic ratio of titanium to nitrogen of the first titanium nitride layer is less than 1, and forming a metal fill layer over the first titanium nitride layer.
-
公开(公告)号:US20240177998A1
公开(公告)日:2024-05-30
申请号:US18435140
申请日:2024-02-07
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
IPC: H01L21/285 , H01L21/8238 , H01L27/092 , H01L29/06 , H01L29/40 , H01L29/423 , H01L29/786
CPC classification number: H01L21/28568 , H01L21/823842 , H01L27/092 , H01L29/0673 , H01L29/401 , H01L29/42392 , H01L29/78696
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a high-k gate dielectric around the first nanostructure and the second nanostructure, the high-k gate dielectric having a first portion on a top surface of the first nanostructure and a second portion on a bottom surface of the second nanostructure; and a gate electrode over the high-k gate dielectric. The gate electrode comprises: a first work function metal around the first nanostructure and the second nanostructure, the first work function metal filling a region between the first portion of the high-k gate dielectric and the second portion of the high-k gate dielectric; and a tungsten layer over the first work function metal, the tungsten layer being free of fluorine.
-
公开(公告)号:US11916124B2
公开(公告)日:2024-02-27
申请号:US17717382
申请日:2022-04-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Chi On Chui
CPC classification number: H01L29/42392 , H01L29/401 , H01L29/6681 , H01L29/7853 , H01L29/0673 , H01L29/4908
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric disposed around the first nanostructure; a second high-k gate dielectric being disposed around the second nanostructure; and a gate electrode over the first high-k gate dielectric and the second high-k gate dielectric. A portion of the gate electrode between the first nanostructure and the second nanostructure comprises a first portion of a p-type work function metal filling an area between the first high-k gate dielectric and the second high-k gate dielectric.
-
公开(公告)号:US11916114B2
公开(公告)日:2024-02-27
申请号:US17854244
申请日:2022-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
IPC: H01L29/40 , H01L21/28 , H01L21/8238 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/49 , H01L29/51 , H01L29/66 , H01L29/786
CPC classification number: H01L29/401 , H01L21/28088 , H01L21/28176 , H01L21/823842 , H01L27/092 , H01L29/0673 , H01L29/42392 , H01L29/4966 , H01L29/517 , H01L29/66742 , H01L29/66787 , H01L29/78696 , H01L21/823807
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric around the first nanostructure; a second high-k gate dielectric around the second nanostructure; and a gate electrode over the first and second high-k gate dielectrics. The gate electrode includes a first work function metal; a second work function metal over the first work function metal; and a first metal residue at an interface between the first work function metal and the second work function metal, wherein the first metal residue has a metal element that is different than a metal element of the first work function metal.
-
公开(公告)号:US11855163B2
公开(公告)日:2023-12-26
申请号:US16909260
申请日:2020-06-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Weng Chang , Chi On Chui
IPC: H01L29/417 , H01L29/78 , H01L29/66 , H01L21/8234
CPC classification number: H01L29/41791 , H01L21/823431 , H01L29/66795 , H01L29/785 , H01L2029/7857
Abstract: Methods for tuning effective work functions of gate electrodes in semiconductor devices and semiconductor devices formed by the same are disclosed. In an embodiment, a semiconductor device includes a channel region over a semiconductor substrate; a gate dielectric layer over the channel region; and a gate electrode over the gate dielectric layer, the gate electrode including a first work function metal layer over the gate dielectric layer, the first work function metal layer including aluminum (Al); a first work function tuning layer over the first work function metal layer, the first work function tuning layer including aluminum tungsten (AlW); and a fill material over the first work function tuning layer.
-
公开(公告)号:US20230317446A1
公开(公告)日:2023-10-05
申请号:US17807513
申请日:2022-06-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi LEE , Sheng-Yung Chang , Cheng-Lung Hung , Chi On Chui
IPC: H01L21/02 , H01L21/762 , H01L29/66 , H01L29/423
CPC classification number: H01L21/0217 , H01L21/762 , H01L29/66795 , H01L29/42392 , H01L29/0669
Abstract: The present disclosure describes a method for forming a semiconductor device having a work function metal layer doped with tantalum to mitigate oxygen diffusion and improve device threshold voltage. The method includes forming a gate dielectric layer on a channel structure and forming a work function metal layer on the gate dielectric layer. The gate dielectric layer includes an interfacial layer on the channel structure and a high-k dielectric layer on the interfacial layer. The method further includes doping the work function metal layer and the gate dielectric layer with tantalum.
-
-
-
-
-
-
-
-
-