SEMICONDUCTOR DEVICE
    1.
    发明公开

    公开(公告)号:US20240347597A1

    公开(公告)日:2024-10-17

    申请号:US18517893

    申请日:2023-11-22

    Abstract: A semiconductor device includes a substrate including an active pattern, a first semiconductor pattern on the active pattern, and gate electrodes extending in a first direction and arranged in a second direction intersecting the first direction. A first top surface of the first semiconductor pattern includes first and second corners spaced apart from each other in the first direction. The first top surface of the first semiconductor pattern includes a first portion connecting the first and second corners. A length of the first portion of the first semiconductor pattern is greater than a distance in the first direction between the first corner and the second corner.

    VARIABLE RESISTANCE MEMORY DEVICE
    3.
    发明公开

    公开(公告)号:US20230232640A1

    公开(公告)日:2023-07-20

    申请号:US17931116

    申请日:2022-09-09

    CPC classification number: H01L27/249 H01L45/1683

    Abstract: A variable resistance memory device includes a stacking pattern disposed on a substrate, a vertical structure extends in a first direction, which is perpendicular to a top surface of the substrate, and penetrates the stacking pattern, and a horizontal conductive line disposed adjacent to the stacking pattern and extending in a second direction that is parallel to the top surface of the substrate. The vertical structure includes a vertical conductive line penetrating the stacking pattern, a variable resistance element enclosing the vertical conductive line, and a selection element interposed between the vertical conductive line and the variable resistance element. Each of the vertical conductive line, the variable resistance element, and the selection element extends in the first direction. The stacking pattern is electrically connected to the horizontal conductive line and extends along the horizontal conductive line and in the second direction.

    MEMORY DEVICE AND ELECTRONIC SYSTEM INCLUDING THE SAME

    公开(公告)号:US20250081865A1

    公开(公告)日:2025-03-06

    申请号:US18818913

    申请日:2024-08-29

    Abstract: A memory device comprising a stacking structure including a plurality of electrodes and an insulation layer between the plurality of electrodes. The stacking structure has a recess portion corresponding to the plurality of electrodes or the insulation layer at a side surface of the stacking structure. The memory device also comprising a resistance variable layer on the side surface of the stacking structure having the recess portion, and includes a portion extending in an extension direction crossing the stacking structure. The resistance variable layer includes a first portion including a first expanded portion along a recess surface of the recess portion, a second portion including a second expanded portion along the recess surface of the recess portion on the first portion, and a third portion on the second portion. The second portion has a resistance smaller than a resistance of the first portion.

    SUBSTRATE INSPECTION APPARATUS AND SUBSTRATE INSPECTION METHOD

    公开(公告)号:US20240175915A1

    公开(公告)日:2024-05-30

    申请号:US18203138

    申请日:2023-05-30

    CPC classification number: G01R31/2853 G01R31/287

    Abstract: In a substrate inspection method, a substrate is provided on a substrate stage, the substrate having internal wires and connection wires, the internal wires respectively provided between stacked insulating layers, the connection wires respectively extending from the internal wires and exposed to an upper surface of the substrate. An electric circuit of the internal wires in the substrate is modeled to generate a circuit model. AC power is applied to the substrate stage to obtain measured capacitance values of the internal wires through currents that are obtained from the connection wires. DC power is applied to the substrate stage to obtain measured resistance values of the internal wires through voltages that are obtained from the connection wires. Impedance values of the internal wires are calculated through the measured capacitance values and the measured resistance values. The impedance values and the circuit model are compared to determine reliability of the substrate.

    SEMICONDUCTOR DEVICE
    6.
    发明申请

    公开(公告)号:US20230079697A1

    公开(公告)日:2023-03-16

    申请号:US17868401

    申请日:2022-07-19

    Abstract: Disclosed is a semiconductor device including: a substrate including a first active pattern separated into a pair of first active patterns by a trench; a device isolation layer filling the trench; first source/drain patterns on the first active pattern; a first channel pattern connected to the first source/drain patterns and including semiconductor patterns; a first dummy gate electrode that extends while being adjacent to a first sidewall of the trench; a gate electrode that is spaced apart in the first direction from the first dummy gate electrode and extends while running across the first channel pattern, a gate capping pattern on the gate electrode; a gate contact coupled to the gate electrode; and a separation pattern extending between the gate electrode and the first dummy gate electrode. A top surface of the separation pattern is at a same level as that of the gate capping pattern.

Patent Agency Ranking