-
公开(公告)号:US20230110301A1
公开(公告)日:2023-04-13
申请号:US17806827
申请日:2022-06-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunsub Rie , Eunseok Shin , Youngdon Choi , Junyoung Park , Hyunyoon Cho , Junghwan Choi
Abstract: A delay circuit for a clock signal includes a first signal generator, a first inverting circuit, a second signal generator and a second inverting circuit. The first signal generator is configured to generate a plurality of first switching signals based on a delay code. The first inverting circuit includes a plurality of first inverters that are selectively turned on in response to the plurality of first switching signals, respectively, and is configured to adjust a first delay time for both of a first edge and a second edge of the clock signal. The second signal generator is configured to generate a plurality of second switching signals based on a duty code. The second inverting circuit includes a plurality of second pull-up units and a plurality of second pull-down units, respective ones of the plurality of second pull-up units or respective ones of the plurality of second pull-down units are selectively turned on in response to respective ones of the plurality of second switching signals. The second inverting circuit is configured to adjust a second delay time for the first edge, the second edge, or both of the first edge and the second edge of the clock signal.
-
公开(公告)号:US12073875B2
公开(公告)日:2024-08-27
申请号:US17943448
申请日:2022-09-13
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyunsub Rie , Eunseok Shin , Youngdon Choi , Changsoo Yoon , Hyunyoon Cho , Junghwan Choi
IPC: G11C16/34 , G11C11/4096 , H03M1/12
CPC classification number: G11C11/4096 , H03M1/124 , G11C16/34
Abstract: A receiver receiving a multi-level signal includes a sample and hold circuit, first and second analog-to-digital converting circuits, and a digital-to-analog converting circuit. The sample and hold circuit generates a sample data signal by sampling and holding an input data signal. The first analog-to-digital converting circuit generates a first bit of output data based on the input data signal and a first selection reference voltage among a plurality of reference voltages. The digital-to-analog converting circuit selects at least one additional selection reference voltage from among the plurality of reference voltages based on the first bit of the output data. The second analog-to-digital converting circuit generates at least one additional bit of the output data based on the sample data signal and the at least one additional selection reference voltage.
-
公开(公告)号:US11972831B2
公开(公告)日:2024-04-30
申请号:US17827126
申请日:2022-05-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyunsub Rie , Eunseok Shin , Youngdon Choi , Changsoo Yoon , Hyunyoon Cho , Junghwan Choi
CPC classification number: G11C7/062 , G11C7/1012 , G11C7/1039 , G11C7/1063 , G11C7/109 , G11C7/14
Abstract: A receiver that receives a multi-level signal includes a pre-amplifier circuit, a slicer circuit and a decoder circuit. The pre-amplifier circuit generates a plurality of intermediate data signals based on an input data signal and a plurality of reference voltages. The slicer circuit generates a plurality of decision signals based on the plurality of intermediate data signals and a clock signal. The decoder circuit generates output data based on the plurality of decision signals. The pre-amplifier circuit includes a first circuit and a second circuit. The first circuit generates one of the plurality of intermediate data signals based on the input data signal and one of the plurality of reference voltages, and has a first structure. The second circuit generates another one of the plurality of intermediate data signals based on the input data signal and another one of the plurality of reference voltages, and has a second structure different from the first structure.
-
公开(公告)号:US11791811B2
公开(公告)日:2023-10-17
申请号:US17806827
申请日:2022-06-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunsub Rie , Eunseok Shin , Youngdon Choi , Junyoung Park , Hyunyoon Cho , Junghwan Choi
CPC classification number: H03K5/1565 , G11C7/222 , H03K3/017 , H03K5/135 , H03K2005/00241
Abstract: A delay circuit for a clock signal includes a first signal generator, a first inverting circuit, a second signal generator and a second inverting circuit. The first signal generator is configured to generate a plurality of first switching signals based on a delay code. The first inverting circuit includes a plurality of first inverters that are selectively turned on in response to the plurality of first switching signals, respectively, and is configured to adjust a first delay time for both of a first edge and a second edge of the clock signal. The second signal generator is configured to generate a plurality of second switching signals based on a duty code. The second inverting circuit includes a plurality of second pull-up units and a plurality of second pull-down units, respective ones of the plurality of second pull-up units or respective ones of the plurality of second pull-down units are selectively turned on in response to respective ones of the plurality of second switching signals. The second inverting circuit is configured to adjust a second delay time for the first edge, the second edge, or both of the first edge and the second edge of the clock signal.
-
-
-